# MITSUBISHI



## • SAFETY PRECAUTIONS •

(Always read before starting use.)

Before using this product, please read this manual introduced in this manual carefully and pay full attention to safety to handle the product correctly.

The instructions given in this manual are concerned with this product. For the safety instructions of the programmable controller system, please read the user's manual for the CPU module to use. In this manual, the safety instructions are ranked as "DANGER" and "CAUTION".



Note that the  $\triangle$ CAUTION level may lead to a serious consequence according to the circumstances. Always follow the instructions of both levels because they are important to personal safety.

Please store this manual in a safe place and make it accessible when required. Always forward it to the end user.

### [DESIGN PRECAUTIONS]

### 

- Do not write data into the "system area" of the buffer memory of intelligent function modules. Writing data into the "system area" may cause a PLC system malfunction.
- Depending on the malfunction of the external output transistor, there may be cases where the output is ON or OFF status. Install external monitoring circuitry for output signals that may lead to major accidents.

# 

• Do not bunch the control wires or communication cables with the main circuit or power wires, or install them close to each other.

They should be installed 150 mm(5.9 inch) or more from each other.

Not doing so could result in noise that may cause malfunction.

### [INSTALLATION PRECAUTIONS]

# 

- Securely fix the module with a DIN rail or mounting screws, and securely tighten the mounting screws in the specified torque range.
- Loose tightening can cause a drop, short circuit or malfunction. Overtightening can cause a drop, short circuit or malfunction due to damage to the screws and module.
- Switch all phases of the external power supply off when mounting or removing the module. Not ding so may cause electric shock or damage to the module.
- Do not directly touch the conductive area or electronic components of the module. Doing so may cause malfunction or failure in the module.

### [WIRING PRECAUTIONS]

# 

- Perform correct pressure-displacement, crimp-contact or soldering for connector wire connections using the tools specified by the manufactures. Attach connectors to the module securely.
- Be careful not to let foreign matters such as sawdust or wire chips get inside the module. They may cause fires, failure or malfunction.
- The top surface of the module is covered with protective film to prevent foreign objects such as cable offcuts from entering the module when wiring. Do not remove this film until the wiring is complete.

Before operating the system, be sure to remove the film to provide adequate heat ventilation.

• Be sure to fix communication cables or power supply cables leading from the module by placing them in the duct or clamping them.

Cables not placed in the duct or without clamping may hang or shift, allowing them to be accidentally pulled, which may cause a module malfunction and cable damage.

• When removing the communication cable from the module, do not pull the cable. When removing the cable with a connector, hold the connector on the side that is connected to the modules.

Pulling the cable that is still connected to the module may cause malfunction or damage to the module or cable.

### [WIRING PRECAUTIONS]

# 

- Always ground the shielded cable on the encoder side (relay box). Otherwise, malfunction may occur.
- When wiring, be sure to verify the rated voltage of the product as well as the terminal layout. Fire or failure may result if incorrect voltage is input or incorrect wiring is performed.
- Connecting terminals with incorrect voltage may result in malfunction or mechanical failure.

### [STARTUP/MAINTENANCE PRECAUTIONS]

# 

- Do not disassemble or modify the module. Doing so could cause failure, malfunction, injury or fire.
- Switch all phases of the external power supply off when mounting or removing the module. Not doing so may cause failure or malfunction of the module.
- Do not touch the connector while the power is on. Doing so may cause malfunction.
- Switch all phases of the external power supply off when cleaning or retightening the terminal screws and module installation screws.

Not doing so may cause failure or malfunction of the module.

If the screws are loose, it may cause the module to fallout, short circuits, or malfunction. If the screws are tightened too much, it may cause damages to the screws and/or the module, resulting in the module falling out, short circuits or malfunction.

• Always make sure to touch the grounded metal to discharge the electricity charged in the body, etc., before touching the module.

Failure to do so may cause a failure or malfunctions of the module.

### [DISPOSAL PRECAUTIONS]

# 

• When disposing of the product, handle it as industrial waste.

#### REVISIONS

\*The manual number is given on the bottom left of the back cover.

| Print Date | *Manual Number  | Revision                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
|------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| May, 1990  | IB (NA) 66246-A | First edition                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| Nov., 2004 | IB (NA) 66246-B | Partial Correction           Chapter 1,Section 1.1, 2.1, 2.2, 2.3, 2.5, Chapter 3, Section 3.6, 4.2.2, 4.3, 4.4, 4.5, 4.5.1, 4.5.2, 4.5.3, 4.5.5, 4.5.6, 4.5.7, Chapter 5, Section 5.1.1, 5.1.2, 5.1.3, 5.2.1,                                                                                                    |  |  |  |  |  |
|            |                 | 5.2.2, 5.2.3, 5.2.4, 5.3, 5.3.1, Section 5.3.2, 5.4.1, 5.4.2, 5.5, 5.5.1, 5.5.2, 5.5.3, 5.5.5, 5.5.6, 5.5.7, Chapter 6, Section 6.1.1, 6.1.2, 6.1.3, 6.2.1, 6.2.2, 6.2.3, 6.2.4, 6.3.1, 6.3.2, 6.4.2, 6.5, Section 6.5.1, 6.5.2, 7.1, 7.2, 7.4.1, 7.5.2, 7.5.3, 8.1, 8.5<br>Addition SAFETY PRECAUTIONS, WARRANTY |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |
|            |                 |                                                                                                                                                                                                                                                                                                                   |  |  |  |  |  |

Japanese Manual Version IB-68181-E

#### INTRODUCTION

Thank you for choosing the Mitsubishi MELSEC-A Series of General Purpose Programmable Controllers. Please read this manual carefully so that the equipment is used to its optimum. A copy of this manual should be forwarded to the end User.

#### CONTENTS

| 1.  | GENERAL INTRODUCTION 1-1~1-3                                          |
|-----|-----------------------------------------------------------------------|
| 1.1 | Features ······1-2                                                    |
| 2.  | SPECIFICATIONS 2-1~2-6                                                |
| 2.1 | General Specifications ·······2-1                                     |
| 2.2 | Performance Specifications2-2                                         |
| 2.3 | Cable Specifications ······2-3                                        |
| 2.4 | Function List······2-4                                                |
| 2.5 | Interface with External Equipment ······2-5                           |
| 2.6 | Connectable Encoders ······2-6                                        |
| 3.  | COUNTER PROCESSING METHOD ····································        |
| 3.1 | Counting at 1-Phase Pulse Input ······3-2                             |
| 3.2 | Counting at 2-Phase Pulse Input ······3-3                             |
| 3.3 | Counter Value's Comparison Signal Output Processing ······            |
|     | 3.3.1 Counter value's coincidence/magnitude comparison signals output |
|     | 3.3.2 Counter value coincidence signal external output                |
| 3.4 | Preset (Initial Value Setting) Function ·······3-6                    |
| 3.5 | Ring Counter Function ····································            |
| 3.6 | Count Start/Stop Processing by External Input ······3-8               |
| 4.  | LINKING TO THE A2CCPU 4-1~4-20                                        |
| 4.1 | System Configuration                                                  |
|     | 4.1.1 Overall configuration ······4-1                                 |
|     | 4.1.2 Cautions on constructing the system ······4-2                   |
| 4.2 | Data Communication Processing4-3                                      |
|     | 4.2.1 Communication method 4-3                                        |
|     | 4.2.2 Processing time ·······4-4                                      |
| 4.3 | I/O Signals To/From the PC CPU ······4-5                              |
| 4.4 | Buffer Memory Assignment······4-7                                     |
| 4.5 | Programming ····································                      |
|     | 4.5.1 Basic programs                                                  |
|     | 4.5.2 Example 1-phase/2-phase input counting programs                 |
|     | 4.5.3 Example program for setting set value and preset value data     |
|     | 4.5.4 Example preset program by external input                        |
|     | 4.5.5 Example program of counter present value preset                 |
|     | 4.5.6 Example program of ring counter function                        |
|     | 4.5.7 Programs when 2 channels are used                               |

| 5.  |                 | LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND                                        |
|-----|-----------------|-------------------------------------------------------------------------------------|
|     | MINI -S3        | B MASTER MODULE                                                                     |
|     |                 |                                                                                     |
| 5.1 | Syster          | m Configuration ······5-1                                                           |
|     | 5.1.1           | Overall configuration ······5-1                                                     |
|     | 5.1.2           | Applicable system ······5-2                                                         |
|     | 5.1.3           | Cautions on constructing the system                                                 |
| 5.2 | Data C          | Communication Processing                                                            |
|     | 5.2.1           | Communication method 5-4                                                            |
|     | 5.2.2           | I/O signal processing······5-5                                                      |
|     | 5.2.3           | Buffer memory data processing                                                       |
|     | 5.2.4           | Processing time ······5-7                                                           |
| 5.3 | I/O Sig         | nals to/from PLC CPU ·······5-8                                                     |
|     | 5.3.1           | AD61C I/O signals ······5-8                                                         |
|     | 5.3.2           | MINI -S3 master module I/O signals                                                  |
| 5.4 | Buffer          | Memory Assignment······5-11                                                         |
|     | 5.4.1           | AD61C buffer memory ······ 5-11                                                     |
|     | 5.4.2           | MINI -S3 master module buffer memory ······ 5-13                                    |
| 5.5 | Progra          | amming                                                                              |
|     | 5.5.1           | Basic programs ······ 5-15                                                          |
|     | 5.5.2           | Example 1-phase/2-phase input counting programs                                     |
|     | 5.5.3           | Example program for setting set value and preset value data                         |
|     | 5.5.4           | Example preset program by external input                                            |
|     | 5.5.5           | Example program of counter present value preset                                     |
|     | 5.5.6           | Example program of ring counter function                                            |
|     | 5.5.7           | Programs when 2 channels are used5-31                                               |
|     |                 | ND MINI -S3 MASTER MODULE LINK                                                      |
| 6.  | ACPU A          | ND MINI -S3 MASTER MODULE LINK                                                      |
| 6 1 | Sucto           | m Configuration ····································                                |
| 6.1 | 6.1.1           | Overall configuration ·······6-1                                                    |
|     | 6.1.1           | Applicable system ········6-2                                                       |
|     | 0.1.2           | Cautions on constructing the system ·······6-3                                      |
| 6.2 | 0.1.3<br>Doto ( | Communication Processing ·······6-4                                                 |
| 0.2 | 6.2.1           | Communication method ····································                           |
|     | 6.2.1           | I/O signal processing······6-5                                                      |
|     | 6.2.2           | Buffer memory data processing6-6                                                    |
|     | 6.2.3           | Processing time ·······6-7                                                          |
| 6.3 |                 | gnals to the Sequencer CPU ·······6-8                                               |
| 0.5 | 6.3.1           | AD61C I/O signals                                                                   |
|     | 6.3.2           | MINI -S3 master module I/O signals ····································             |
| 6.4 | Buffe           | r Memory Assignment ······· 6-11                                                    |
| 0.4 | 6.4.1           | AD61C buffer memory ····································                            |
|     | 6.4.2           | MINI -S3 master module buffer memory ····································           |
| 6.5 | Progr           | ramming ····································                                        |
| 0.0 | 6.5.1           | Basic programs ····································                                 |
|     | 6.5.2           | Example 1-phase/2-phase input counting programs ······ 6-20                         |
|     | 6.5.3           | Example program for setting set value and preset value data                         |
|     | 6.5.4           | Example preset program by external input                                            |
|     | 6.5.5           | Example program of counter present value preset ··································· |
|     | 6.5.6           | Example program of ring counter function                                            |
|     |                 | Programs when 2 channels are used                                                   |

|                 | 7.  | INSTALL  | ATION AND PRE-OPERATION SETTING PROCEDURES                                                |
|-----------------|-----|----------|-------------------------------------------------------------------------------------------|
|                 | 7.1 | Pre-op   | peration Setting Procedures ·······7-1                                                    |
|                 | 7.2 | Handli   | ing Precautions ·······7-2                                                                |
|                 | 7.3 | Nome     | nclature                                                                                  |
|                 | 7.4 | Setting  | gs7-5                                                                                     |
|                 |     | 7.4.1    | Station number settings ······7-5                                                         |
|                 |     | 7.4.2    | Ring counter settings ······7-5                                                           |
|                 | 7.5 | Mount    | ting Procedures ·······7-6                                                                |
|                 |     | 7.5.1    | Mounting directions ······7-6                                                             |
|                 |     | 7.5.2    | DIN rail adapter ······7-6                                                                |
|                 |     | 7.5.3    | Mounting to the DIN rail ······7-7                                                        |
|                 | 7.6 | Wiring   | of Data Link Cables ·······7-8                                                            |
|                 |     | 7.6.1    | Handling instructions for twisted pair cables ·······                                     |
|                 |     | 7.6.2    | Link cable connections ······7-8                                                          |
|                 | 7.7 | Conne    | acting External Devices ······7-9                                                         |
|                 |     | 7.7.1    | Wiring instructions ·······7-9                                                            |
|                 |     | 7.7.2    | Wiring example for the connection with the open collector output pulse                    |
|                 |     | 770      | generator ······ 7-10<br>Voltage output pulse generator and wiring examples ····· 7-11    |
|                 |     |          | Voltage output pulse generator and winnig examples the output                             |
| 10 <sup>-</sup> |     | 7.7.4    | Wiring example for the connection of a controller to external input terminals (DIS, PRST) |
|                 |     |          | terminais (DIS, PRST) ····································                                |
|                 |     | 7.7.5    | Wiring examples at external output (EQU) terminal                                         |
|                 | 8.  | TROUBL   | <b>_ESHOOTING</b>                                                                         |
|                 | 8.1 | Error    | Code List                                                                                 |
|                 | 8.2 | RUN L    | ED is Flickering/OFF                                                                      |
|                 | 8.3 | LINK     | RUN LED is OFF                                                                            |
|                 | 8.4 |          |                                                                                           |
|                 | 8.5 | Count    | Operations Do Not Execute ·······8-3                                                      |
|                 | 8.6 | Count    | Value is Incorrect ······8-4                                                              |
|                 | AP  | PENDICE  | S······APP-1~APP-2                                                                        |
|                 | AP  |          | I Dimensions ······ APP-1                                                                 |
|                 |     | PENDIX 2 |                                                                                           |



#### **1. GENERAL INTRODUCTION**

This manual describes the specifications, handling instructions, and programming information for the AD61C high speed counting module (hereafter referred to as AD61C). The AD61C configures data link with the A2CCPU or the AJ71PT32-S3 AJ71T32-S3 A1SJ71PT32-S, A1SJ71T32-S3 MELSECNET/MINI S3 master module using twisted pair cables to execute high speed counting of up to 50 kpps.

The AD61C is used for counting 1- and 2-phase pulse inputs as follows.

1-phase pulse input ...... 2 counts/input pulse.

2-phase pulse input ...... 4 counts/input pulse of phases A and B.

General operations for the AD61C are shown below.



(1) There are 2 channels for 1- and 2-phase pulse input terminals.

- (2) The AD61C starts, stops and presets (count initial value setting) counting by the sequence program or by an external input signal.
- (3) The magnitude comparison of the counter value between the CPU and the AD61C and the counter preset value are read by the sequence program and sequence processing can be executed.
- (4) When the increment/decrement count value and the set value coincide, the AD61C outputs the coincidence signal to the sequence program or to an external terminal.
- (5) High speed automatic preset can be executed using the ring counter function.



- **1.1 Features**
- A maximum of 14 AD61C modules can be connected. Using twisted pair cables, a maximum of 14 AD61C modules can be connected at intervals of 100 m (328.1 ft) or less.
- (2) A maximum counting speed of 50 kpps is possible for 1- and 2-phase pulse input signals.
   A 1-phase input pulse rise (leading edge)/fall (trailing edge) registers 2 counts and the rise/fall of each phase of a 2-phase

registers 2 counts and the rise/fall of each phase of a 2-phase input pulse registers 4 counts. The maximum speed for both 1-and 2-phase pulse inputs is 50 kpps.

- (3) Preset, ring count
  - (a) Preset value write rewrites the counter present value in a 24-bit range (0 to 16,777,215) to an optional value. Preset can be executed by the sequence program or by an external input.
  - (b) By setting the ring counter switch, the coincidence signal is output when the counter value becomes equal to the set value. Since the preset value is simultaneously preset automatically, counting can be repeated.
- (4) The counter coincidence signal can be output an external device.

Since the coincidence signal is output to the external terminal of the AD61C at the same time the counter coincidence or the magnitude comparison signal is output to the PC CPU, external control is possible.

- (5) Count start/stop by external input is possible. With the external input (disable input) OFF, after the sequence program turns the counter start signal ON and counting has started, applying voltage to the external input terminal (disable terminal) stops the counting. Thus, counting can be started and stopped by turning the external input terminal OFF/ON.
- (6) Mounting to the DIN rail. The AD61C can be mounted to the DIN rail using a special adapter.



In this User's Manual, the modules are generally referred to as follows:

| A2CCPU                   | A2CJCPU<br>A2CCPU(P21/R21)<br>A2CCPU-DC24V<br>A2CCPUC24(-PRF)                                                                                                                                                                          |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ACPU                     | A1SJ(H),A1S(H),A2S(H),A2US(H),Q2AS(H)CPU<br>A1N,A2N,A2N-S1,A3NCPU(P21(S3)/R21)<br>A1,A2,A2-S1,A3CPU(P21/R21)<br>A3HCPU(P21/R21)<br>A3MCPU(P21/R21)<br>A2A,A2A-S1,A3ACPU(P21(S3)/R21)<br>A2U,A2U-S1,A3U,A4UCPU<br>Q2A,Q2A-S1,Q3A,Q4ACPU |
| A0J2CPU                  | A0J2CPU(P23/R23),A0J2HCPU(P21/R21)                                                                                                                                                                                                     |
| AnACPU                   | A2A,A2A-S1,A3ACPU(P21/R21)                                                                                                                                                                                                             |
| AnUCPU                   | A2US(H),A2U,A2U-S1,A3U,A4UCPU                                                                                                                                                                                                          |
| QnACPU                   | Q2AS(H),Q2A,Q2A-S1,Q3A,Q4ACPU                                                                                                                                                                                                          |
| MINI-S3<br>master module | AJ71PT32-S3,AJ71T32-S3<br>A1SJ71PT32-S3,A1SJ71T32-S3                                                                                                                                                                                   |

#### POINT

AD61C I/O addresses in this manual apply when the AD61C is set as station 01 and remote terminal No. 1, with either the A2CCPU or MINI-S3 master module as the master station.

When the AD61C setting is other than station 01 or remote terminal No. 1, perform programming using the I/O addresses allocated to the AD61C station number (1 station occupies 8 points, AD61C occupies 32 points for 4 stations) and its remote terminal number.

Refer to the following related manuals.

- A2CCPU(P21/R21), A2CCPU-DC24V, A2CCPUC24(-PRF),

A2CJCPU User's Manual (Details) SH(NA)-3492

AJ71PT32-S3, AJ71T32-S3, A1SJ71PT32-S3, A1SJ71T32-S3 MELSECNET/MINI-S3 Master Module User's Manual SH(NA)-3521



#### 2. SPECIFICATIONS

#### 2.1 General Specifications

The general specifications of AD61C are shown in Table 2.1.

| ltem                             | Specifications                                                                                         |                              |                |                        |                                |  |
|----------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------|----------------|------------------------|--------------------------------|--|
| Operating ambient<br>temperature | 0 to 55℃                                                                                               |                              |                |                        |                                |  |
| Storage ambient<br>temperature   |                                                                                                        | −20 to 75℃                   |                |                        |                                |  |
| Operating ambient<br>humidity    |                                                                                                        | 10 to 90% RH, non-condensing |                |                        |                                |  |
| Storage ambient<br>humidity      |                                                                                                        |                              |                |                        |                                |  |
|                                  |                                                                                                        | Frequency                    | Acceleration   | Amplitude              | Sweep Count                    |  |
| Vibration resistance             | Conforms to * JIS C 0911                                                                               | 10 to 55 Hz                  |                | 0.075 mm<br>(0.003 in) | 10 times<br>*(1 octave/minute) |  |
|                                  |                                                                                                        | 55 to 150 Hz                 | 1 G            |                        |                                |  |
| Shock resistance                 | Conforms                                                                                               | to JIS C 0912                | (10 g × 3 time | es in 3 directi        | ons)                           |  |
| Dielectric withstand<br>voltage  | 500 VAC for 1 minute across DC external terminals and ground                                           |                              |                |                        |                                |  |
| Insulation resistance            | 5 M $\Omega$ or larger by 500 VDC insulation resistance tester across DC external terminals and ground |                              |                |                        |                                |  |
| Grounding                        | Class D grounding is not required when it is impossible.                                               |                              |                |                        |                                |  |
| Operating ambience               | Free of corrosive gases. Dust should be minimal.                                                       |                              |                |                        |                                |  |
| Cooling method                   | Self-cooling                                                                                           |                              |                |                        |                                |  |

**Table 2.1 General Specifications** 

REMARK

One octave marked \* indicates a change from the initial frequency to double or half frequency. For example, any of the changes from 10 Hz to 20 Hz, from 20 Hz to 40 Hz, from 40 Hz to 20 Hz, and 20 Hz to 10 Hz are referred to as one octave.

Note: \* JIS: Japanese Industrial Standard

2-1



#### 2.2 Performance Specifications

| The following indicates the pe | erformance specifications | of the AD61C. |
|--------------------------------|---------------------------|---------------|
|--------------------------------|---------------------------|---------------|

|                               | item                                   |                                                            | Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                    |  |  |
|-------------------------------|----------------------------------------|------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|
|                               | Number of occu<br>(number of occu      |                                                            | 4 stations (32 points)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                    |  |  |
| Number of channels            |                                        |                                                            | 2 channels                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                    |  |  |
|                               |                                        | Phase                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1 phase input, 2 phase input                                                       |  |  |
|                               | Count input<br>signal                  | Signal level<br>(Phase A,<br>Phase B)                      | 5 VDC<br>12 VDC<br>24 VDC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | (For input voltage and operating current guaranteed value, refer to Section 3.7)   |  |  |
|                               |                                        | Counting                                                   | 1 phase input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 50 KPPS                                                                            |  |  |
|                               |                                        | speed<br>*(Maximum)                                        | 2 phase input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 50 KPPS                                                                            |  |  |
| channel                       |                                        | Counting<br>range                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24 bits binary<br>0 to 16,777,215 (decimal)                                        |  |  |
| -<br>L<br>C                   | Counter                                | From                                                       | Increment/decrer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ment preset counter plus ring counter function                                     |  |  |
| Performance specifications of | Counter                                | Minimum<br>count<br>pulse width<br>(1-, 2-phase<br>inputs) | $\begin{array}{c c} 20 & \mu \sec \\ \hline & & & & & & & & \\ \hline $ |                                                                                    |  |  |
| mance                         | Magnitude                              | Comparison<br>range                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 24 bits, binary                                                                    |  |  |
| Perfor                        | comparison<br>between CPU<br>and AD61C | Comparison<br>result                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Set value $\leq$ count value<br>Set Value = count value<br>Set value > count value |  |  |
|                               |                                        | Preset                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12/24 VDC, 3/6 mA<br>5 VDC, 5 mA                                                   |  |  |
|                               | External input                         | Count disable                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12/24 VDC, 3/6 mA<br>5 VDC, 5 mA                                                   |  |  |
|                               | External output                        | Coincidence<br>output                                      | Transistor (open collector) output<br>12/24 VDC, 0.3 A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                    |  |  |
| N                             | laximum transmi<br>between s           |                                                            | 50 (twisted pair cable 0.3 mm <sup>2</sup> (164.05 ft))<br>100 (twisted pair cable 0.5 mm <sup>2</sup> (328.1 ft)) Unlimited total distance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                    |  |  |
| 24                            | VDC internal currer                    | nt consumption (A)                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.15                                                                               |  |  |
|                               | External dimen                         | isions (mm)                                                | 170 (6.69) × 100 (3.94) × 80 (3.15)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                    |  |  |
|                               | Weight k                               | g (Ib)                                                     | 1.0 (2.2)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    |  |  |

\* : (1) The pulse rise/fall time determines whether the counting speed is correct or incorrect. Countable pulse inputs are as follows.



(For both 1 and 2 phase inputs)  $t = 5 \ \mu s \cdots 50 \ \text{KPPS}$  $t = 50 \ \mu s \cdots 5 \ \text{KPPS}$ 

(2) If a pulse input has a rise/fall time greater than  $t = 50 \ \mu$  sec, the AD61C may miscount and cannot be used.



#### 2.3 Cable Specifications

Cables which can be used with the AD61C are as follows.

(1) 5-core flat cable cut wiresThese cables, used when the AD61C is installed adjacently to the A2CCPU or A2CCPU I/O module, can transmit data while supplying 24 VDC. Cable specifications are given below.

| Model                              | A2C-005                          | A2C- C007                                                                                              |  |
|------------------------------------|----------------------------------|--------------------------------------------------------------------------------------------------------|--|
| Module intervals                   | 0 to 34 mm 0 to 54 mm            |                                                                                                        |  |
| Conductor resistance               | 0.:                              | 2 Ω                                                                                                    |  |
| Insulation resistance<br>(20°C)    | 15 MΩkm or larger                |                                                                                                        |  |
| Dielectric withstand voltage V-min | 200 VAC                          |                                                                                                        |  |
| Cable length                       | 53±9mm                           | 73±9mm                                                                                                 |  |
| Configuration                      | SDA<br>SG<br>SDB<br>+24 v<br>24G | mm<br>C RDA<br>SG<br>C RDB<br>C C RDB<br>C C RDB<br>C C C RDB<br>C C C C C C C C C C C C C C C C C C C |  |

 Table 2.3 5-core Flat Cable Specifications

#### (2) Twisted pair cable

| ltem                                  | Specifications              |  |  |
|---------------------------------------|-----------------------------|--|--|
| Cable type                            | Shielded twisted pair cable |  |  |
| Logarithm                             | 2P or larger                |  |  |
| Conductor resistance<br>(20℃)         | 88.0 Ω/km or less           |  |  |
| Electrostatic capacity<br>(1 kHz)     | Average 60 nF/km or less    |  |  |
| Characteristic<br>impedance (100 kHz) | 110 ± 10 Ω                  |  |  |

Table 2.5 Twisted pair Cable Specifications



#### 2.4 Function List

Functions of the AD61C are as follows.

| No. | Function                                         | Content                                                                                                                                                                                                                                                                                                                                                                                                                        | Refer to   |
|-----|--------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| 1   | Count function at 1-, 2-phase pulse inputs       | <ul> <li>Receives a 1- or 2-phase pulse and counts the rise and fall of each. A 1-phase input registers 2 counts/input pulse. A 2-phase input registers 4 counts/input pulse of phases A and B.</li> <li>Specifies increment/decrement count to the buffer memory at 1-phase input. At 2-phase input, automatically judges the sum when phase A leads phase B pulse, and the difference when phase B leads phase A.</li> </ul> | 3.1<br>3.2 |
| 2   | Comparison signal output function of the counter | <ul> <li>Compares the counter value and set value and outputs the magnitude (&gt;, &lt;) and coincidence (=) signal to the PC CPU.</li> <li>When the count value and set value coincide, outputs the coincidence signal to the external terminal (EQU) by turning ON the coincidence signal output enable flag in advance via the sequence program.</li> </ul>                                                                 | 3.3        |
| 3   | Preset function                                  | <ul> <li>Changes the counter present value to a specified value.</li> <li>Executes preset by the sequence program or by an external preset input.</li> </ul>                                                                                                                                                                                                                                                                   | 3.4        |
| 4   | Ring counter function                            | <ul> <li>Outputs the coincidence signal when the counter value<br/>and set value coincide with the ring counter switch set<br/>ON; sets the present value to the preset value automati-<br/>cally at the same time.</li> </ul>                                                                                                                                                                                                 | 3.5        |
| 5   | Count start/stop by external input function      | <ul> <li>Starts and stops counting by turning the external disable (DIS) terminal OFF/ON.</li> </ul>                                                                                                                                                                                                                                                                                                                           | 3.6        |
| 6   | Hardware reset function                          | <ul> <li>Initializes the AD61C I/O signals and buffer memory<br/>(data clear, default value setting) with the reset switch<br/>on the front of the AD61C.</li> </ul>                                                                                                                                                                                                                                                           | 7.3        |
| 7   | Error detection function                         | • Stores the contents of the first data error detected when FROM/TO instructions from the PC CPU to the AD61C are executed.                                                                                                                                                                                                                                                                                                    | 8.1        |



### 2.5 Interface with External Equipment

| l/O<br>Division                                           | Internal Circuit          | Terminal<br>Number |             | Sinal                           | Operation                                                                             | Input Voltage<br>(Guaranteed                                                                                                                    | Operation Current<br>(Guaranteed     |
|-----------------------------------------------------------|---------------------------|--------------------|-------------|---------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|
| Division                                                  |                           | CH1                | CH2         |                                 |                                                                                       | value)                                                                                                                                          | value)                               |
|                                                           | 4.7 KΩ 1/4 W              | 04 V               | 04.14       | Phase A pulse                   | At ON                                                                                 | 21.6 to 26.4 V                                                                                                                                  | 2 to 5 mA                            |
|                                                           |                           | 24 V               | 24 V        | input 24 V                      | At OFF                                                                                | 5 V or less                                                                                                                                     | 0.1 mA or less                       |
|                                                           | 2.2 KΩ<br>1/4 W           | 40 V               |             | Phase A pulse                   | At ON                                                                                 | 10.8 to 13.2 V                                                                                                                                  | 2 to 5 mA                            |
|                                                           | 470 Ω                     | 12 V               | 12 V        | input 12 V                      | At OFF                                                                                | 4 V or less                                                                                                                                     | 0.1 mA or less                       |
|                                                           | 1/4 W                     | <u>г у</u>         | 5 V         | Phase A pulse                   | At ON                                                                                 | 4.5 to 5.5 V                                                                                                                                    | 2 to 5 mA                            |
|                                                           |                           | 5 V                | 5 V         | input 5 V                       | At OFF                                                                                | 2 V or less                                                                                                                                     | 0.1 mA or less                       |
| Input                                                     | 4.7 ΚΩ                    | сом                | сом         | СОМ                             |                                                                                       |                                                                                                                                                 |                                      |
| $\begin{pmatrix} \phi \\ \phi \\ \phi \\ B \end{pmatrix}$ | 1/4 W                     | 04.14              | 24 V        | Phase B pulse                   | At ON                                                                                 | 21.6 to 26.4 V                                                                                                                                  | 2 to 5 mA                            |
|                                                           | 2.2 ΚΩ                    | 24 V               | 24 V        | input 24 V                      | At OFF                                                                                | 5 V or less                                                                                                                                     | 0.1 mA                               |
|                                                           | 1/4 W                     | 40.14              | 10.11       | Phase B pulse                   | At ON                                                                                 | 10.8 to 13.2 V                                                                                                                                  | 2 to 5 mA                            |
|                                                           | 470 Ω                     | 12 V               | 12 V        | input 12 V                      | At OFF                                                                                | 4 V or less                                                                                                                                     | 0.1mA or less                        |
| ·                                                         | 1/4 W                     | E V                | 5 V         | Phase B pulse                   | At ON                                                                                 | 4.5 to 5.5 V                                                                                                                                    | 2 to 5 mA                            |
|                                                           |                           | 5 V                | 5 0         | input 5 V                       | At OFF                                                                                | 2 V or less                                                                                                                                     | 0.1 mA or less                       |
|                                                           |                           | сом                | сом         | СОМ                             |                                                                                       |                                                                                                                                                 | -                                    |
|                                                           | 4.7 KΩ 1/4 W              | 12/                |             | Disable input                   | At ON                                                                                 | 10.2 to 26.4 V                                                                                                                                  | 2 to 6 mA                            |
|                                                           | 680 Q<br>1/4 W            | 24 V               |             | 12/24 V                         | At OFF                                                                                | 2 V or less                                                                                                                                     | 0.1 mA or less                       |
| Input                                                     |                           | 5 V                | 5 V         | Disable input 5 V               | At ON                                                                                 | 4.5 to 5.5 V                                                                                                                                    | 3.5 to 5.5 mA                        |
| (DIS)                                                     |                           | 5 0                | 5 V         |                                 | At OFF                                                                                | 1.5 V or less                                                                                                                                   | 0.1 mA or less                       |
|                                                           |                           | сом                | сом         | СОМ                             | Response<br>time                                                                      | OFF $\rightarrow$ ON<br>0.5 ms or less                                                                                                          | ON → OFF<br>3 ms or less             |
|                                                           | 4.7 KΩ 1/4 W              | 12/                |             | Preset input<br>12/24 V         | At ON                                                                                 | 10.2 to 26.4 V                                                                                                                                  | 2 to 6 mA                            |
|                                                           |                           | 24 V               |             |                                 | At OFF                                                                                | 2 V or less                                                                                                                                     | 0.1 mA or less                       |
| Input                                                     | 1/4 W                     | 5 V                | 5 V         | Preset input 5 V                | At ON                                                                                 | 4.5 to 5.5 V                                                                                                                                    | 3.5 to 5.5 mA                        |
| (PRST)                                                    |                           |                    | 5.          | Fleset input 5 V                | At OFF                                                                                | 1.5 V or less                                                                                                                                   | 0.1 mA or less                       |
|                                                           |                           | сом                | сом         | СОМ                             | Response                                                                              | OFF $\rightarrow$ ON<br>0.5 ms or less                                                                                                          | $ON \rightarrow OFF$<br>3 ms or less |
|                                                           |                           | ουτ                | ουτ         | EQU Open<br>collector           | Operating voltage: 10.2 to 30<br>Rated voltage: 0.3 A<br>Maximum rush current: 4 A, 1 |                                                                                                                                                 | 4 A, 10 ms                           |
| Output<br>(EQU)                                           |                           | • • v              | 0 V         | 0 V                             | Response ti                                                                           | Maximum voltage drop at ON: 1.5 V at 0<br>Response time: OFF $\rightarrow$ ON 0.1 ms or le<br>(Resistor load) ON $\rightarrow$ OFF 0.1 ms or le |                                      |
|                                                           | With varistor (52 to 62 V | 12/<br>24 V        | 12/<br>24 V | 12/24 V external<br>power input | Input voltage: 10.2 to 30 V<br>Current consumption: 2 to 5 mA                         |                                                                                                                                                 |                                      |

The external equipment interface list of AD61C is indicated below.



#### 2.6 Connectable Encoders

- (1) The encoders which can be connected to the AD61C are as follows.
  - Open corrector encoder
  - CMOS output encoder

(Check that the encoder output voltage meets the AD61C specifications.)

#### REMARK

The following encoders cannot be used with the AD61C.

• TTL output encoder

• Line drive output encoder



#### 3. COUNTER PROCESSING METHOD

The AD61C counts 1-phase and 2-phase pulse inputs at rise and fall at a maximum counting speed of 50 kpps.

Both increment and decrement counting are possible in the range of 0 to 16,777,215.

Count timing for 1-phase and 2-phase pulse inputs is shown below for each output type of the pulse generator.



#### POINT

Explanations in this manual from Section 3 on will be given in reference to source load (voltage output type).



#### **3.1 Counting at 1-Phase Pulse Input**

- (1) Count method at 1-phase pulse input
  - a) 1-phase pulse inputs are counted at rise and fall as shown below.

1-phase pulse input Counter value 1 2 3 4 5 6 7 8

- b) The count ratio of pulse inputs is 2. 2 counts are made for 1 pulse input.
- (2) Increment/decrement count method Increment and decrement count timing at 1-phase pulse inputs are shown below.



in progress.

#### POINT

- (1) Set pulse inputs so that twice the number of generated pulses is within the counting range 0 through 16,777,215.
- (2) Set program set values at twice the required pulse input or at 1/2 the present value (using the 32-bit divide instruction).



#### 3.2 Counting at 2-Phase Pulse Input

- (1) Count method at 2-phase pulse input
  - a) Phases A and B of 2-phase pulse inputs are counted at rise and fall as shown below.



- b) The count ratio of pulse inputs is 4.
   4 counts are made for 1 pulse input of phases A and B.
- (2) Increment/decrement count method Increment and decrement count timing at 2-phase pulse inputs are shown below.



Increment/decrement count is automatically determined according to the relationship between phases A and B as follows.

- Increments when phase A leads phase B
- Decrements when phase B leads phase A

#### POINT

- (1) Set phase A and B pulse inputs so that 4 times the number of generated pulses is within the counting range 0 through 16,777,215.
- (2) Set program set values at 4 times the required pulse input or at 1/4 the present value (using the 32-bit divide instruction).

3-3



#### 3.3 Counter Value's Comparison Signal Output Processing

#### 3.3.1 Counter value's coincidence/magnitude comparison signals output

Operation timing for the output of internal I/O comparison signals of the present value and set value are shown below according to increment/decrement count. (I/O numbers are indicated by the assignment numbers of CH1 and CH2 when "01" is the station number of the AD61C.)

(1) Increment count

Increment count when the set value = 100 is shown below.



#### (2) Decrement count

Decrement count when the set value = 100 is shown below.



#### POINT

When the coincidence signal reset (Y18, Y1C) is already turned ON, the counter value coincidence (X19, X1D) will not be latched. If the coincidence signal reset is turned ON, turn it OFF.



#### 3.3.2 Counter value coincidence signal external output

Operation timing for the external output of the counter value coincidence signal is shown below.



- The coincidence signal external output is enabled by writing "1" to the buffer memory of the AD61C's coincidence signal output enable flag.
- (2) If the counter value and set value coincide, the counter value coincidence signal is turned ON. The coincidence signal external output is output to the external terminal block (EQU) at the same time.
- (3) The coincidence signal external output reset is turned OFF by turning ON the coincidence signal reset (Y18, Y1C).
- (4) If the coincidence signal reset (Y18, Y1C) is turned ON, turn it OFF. If the coincidence signal reset is ON, the coincidence signal external output will not be latched.



#### 3.4 Preset (Initial Value Setting) Function

The preset function is used to rewrite the counter present value to the initial value (any numeric value). This counter initial value is called the preset value. (For example, when the preset value is 0, counting starts from 0. When the preset value is 100, counting starts from 100.)

- (1) Preset method
  - a) The preset value is written as a 24-bit binary number to the preset value address (CH1 = 5, 6, CH2 = 12, 13) of the AD61C internal buffer memory using the sequence program.
  - b) Preset is executed by the sequence program or by external preset input.

| Preset Command                          | Operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Execution by the sequence program       | (1) By turning ON the output signal's preset<br>command (CH1 = Y19, CH2 = Y1D) of the<br>sequence program, the buffer memory's<br>internal preset value is preset to the coun-<br>ter value.                                                                                                                                                                                                                                                                                                                                                                       |
| Execution by exter-<br>nal preset input | <ol> <li>If the preset input is executed to the external terminal (PRST terminal), the preset request detection (CH1 = X1A, CH2 = X1E) is turned ON at the preset input's rise and the buffer memory's internal preset value is preset to the counter value.</li> <li>Because the next external preset input cannot be executed when the preset request detection signal is turned ON, be sure to reset the preset request detection (CH1 = Y1B, CH2 = Y1F) using the sequence program. Even when turned ON, the preset request detection can be reset.</li> </ol> |

#### (2) Preset operation timing

|                                         | The preset value is written to the count | Counter value<br>ter $1 2 3 4 5 6 7 8$ |
|-----------------------------------------|------------------------------------------|----------------------------------------|
| Count input                             | - 0                                      |                                        |
| Preset value write (AD61C's             | Setting of "0                            | ,, (Count start)                       |
| internal buffer memory)                 | // (ON)                                  |                                        |
| *1 Preset command                       | (OFF)                                    | (OFF)                                  |
| (Y19, Y1D)<br>*2 Preset complete        | (OFF)                                    | N)<br>(OFF)                            |
| (X1B, X1F)<br>Execution by the sequence | (OFF)                                    | ON) /                                  |
| program Count enable                    |                                          | _                                      |

(Y1Ā, Y1E)

- \*1: Preset when the external input is turned ON. (Turns ON the preset request detection X1A, X1E.)
- \*2: The preset request detection (Y1B, Y1F) is reset at preset complete (X1B, X1F).

REMARK

For details about reading the counter present value and presetting at the next count, see the sample programs in Sections 4.5.5, 5.5.5, and 6.5.5.



#### 3.5 Ring Counter Function

By setting the ring counter setting switch on the front of the AD61C to ON, if the counter value coincides with the set value, the ring counter function automatically sets the present value to the preset value and executes counter operations. The ring counter function can be used when executing cyclic control such as incremental feed.

- (1) Ring counter method
  - a) Set the ring counter setting switch ON. (See Section 7.4.2 on how to set the switch.)
  - b) The preset value is written as a 24-bit binary number to the preset value address (CH1 = 5, 6, CH2 = 12, 13) of the AD61C internal buffer memory using the sequence program.
  - c) The preset value is preset to within 2  $\mu$  sec if the counter value and set value coincide and the coincidence signal is turned ON. (The preset complete signal (CH1 = X1B, CH2 = X1F) will not operate.)



(2) Ring count operation timing

When ring counter function is turned on, preset is performed immediately (within 2  $\mu$ s) after EQU signal turns on. For continuous pulse inputs.

The ring counter performs preset operation internally when the coincidence signal turns on. When preset is executed, counter value is set to 8.

\*1 If present value is read at the time of operation, 8 or 0 is read.

\*2 Using the user program, set Y18 and Y1C and reset them. The coincidence signal is reset. If the coincidence signal (X19, X1D) is not turned OFF, the next preset cannot be executed.



#### 3.6 Count Start/Stop Processing by External Input

Count start/stop can be executed regardless of the sequence program's scan time by applying voltage to the external input terminal (disable terminal).

- (1) Count start/stop method
  - a) Count start is executed by turning the count enable signal (CH1 = Y1A, CH2 = Y1E) ON beforehand using the sequence program and by turning the external input from ON (stop) to OFF (start).
  - b) Stop count is executed by turning the external input ON (stop).
- (2) Count start/stop operation timing



When the count enable signal is turned OFF, count will not be executed even if the external input is turned from ON to OFF.



- 4. LINKING TO THE A2CCPU
- 4.1 System Configuration
- 4.1.1 Overall configuration
- (1) The overall configuration of the AD61C using the A2CCPU is shown below.



MELSEC

#### 4.1.2 Cautions on constructing the system

- (1) All AD61Cs are linked using twisted pair cables.
- (2) Since each AD61C occupies 4 stations and a total of 32 I/O points, be careful when setting station numbers and allocating I/O addresses.
- (3) The AD61C requires a 24 VDC power supply. When supplying power from one power supply to multiple AD61Cs or to the link I/O modules, select proper cables and wiring route taking voltage drops into consideration.

#### REMARK

Calculating the AD61C's receiving port voltage



• Connection is possible if the AD61C receiving port voltage is within the range 15.6 V through 31.2 V.



#### 4.2 Data Communication Processing

#### 4.2.1 Communication method

(1) Communication between the AD61C and A2CCPU is shown below.



- a) The I/O signals and data which indicate the counter run status are transmitted to the A2CCPU via the MINI-S3 interface. Data such as preset value, setting value, and present value are stored in AD61C buffer memory.
- b) The same communication processing is executed for both CH1 and CH2.



(2) I/O signal processing and buffer memory data processing are shown below.



a) I/O signal processing

Output (Y): The A2CCPU outputs output signal (Y) to the AD61C at the end processing by turning it ON/OFF using the sequence program.

Input (X): The A2CCPU reads the ON/OFF status of input signal (X) from the AD61C using the sequence program's end processing and executes program operations.

#### b) Buffer memory data processing

- Write: The A2CCPU writes data to the AD61C's buffer memory using the sequence program's TO instruction.
- Read: The A2CCPU reads data from the AD61C's buffer memory using the sequence program's FROM instruction.

#### 4.2.2 Processing time

The processing time required to write data to and read data from the AD61C buffer memory is shown below.

(1) Write processing time (Tw)

Tw = (number of data written)  $\times$  10 + 90<sup>\*1</sup> + (A2CCPU scan time)  $\times$  2 [ms]

(2) Read processing time (TR)

T<sub>R</sub> = (number of data read)  $\times$  10 + 100<sup>\*1</sup> + (A2CCPU scan time)  $\times$  2 [ms]

POINT

- (1) Count start/stop by external input, preset, and the counter coincidence signal by external output respond in less than 10 msec.
- (2) To increase the processing time responsiveness of sequence operations, use external I/O signals.

REMARK

1) \*1: Total value of the A61C internal processing time and the A2CCPU and AD61C system data communication processing time



I/O signals to/from the AD61C's A2CCPU are shown below. The I/O device numbers shown here apply when the AD61C's station number is 01 (X/Y00 to X/Y1F).

MELSEC-

(1) Input signals (Signal direction: AD61C  $\rightarrow$  A2CCPU)

| Devid   | e No.  |                                                 | Operation Status                                                                                                                                                                       |  |  |
|---------|--------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CH1     | CH2    | Signal                                          |                                                                                                                                                                                        |  |  |
| X00 1   | to X03 | (Unused)                                        |                                                                                                                                                                                        |  |  |
| *1<br>X | 04     | Communication<br>error detection                | <ul> <li>Latched at error detection.</li> <li>If communication error detection reset (Y04) is turned ON, X04 turns OFF.</li> </ul>                                                     |  |  |
| ×       | 05     | Reset status<br>detection                       | <ul> <li>Latched upon AD61C power application or<br/>when reset switch is ON.</li> <li>When reset status detection reset (Y05) is<br/>turned ON, X05 turns OFF.</li> </ul>             |  |  |
| X       | 06     | (Unusable)                                      | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                  |  |  |
| *2<br>X | 07     | Communication<br>completion wait<br>flag        | <ul> <li>Set when data transmission from the A2CCPU Is completed.</li> <li>Reset when the communication completion wait flag reset signal (Y07) is turned ON, X07turns OFF.</li> </ul> |  |  |
| X08 t   | o X17  | (Unusable)                                      |                                                                                                                                                                                        |  |  |
| X18     | X1C    | CH1/CH2 counter value comparison                | <ul> <li>• ON: Counter value ≥ set value</li> <li>• OFF: Counter value &lt; set value</li> </ul>                                                                                       |  |  |
| X19     | X1D    | CH1/CH2 counter<br>value coincidence            | <ul> <li>Latched if counter value = set value.</li> <li>When the coincidence signal reset command<br/>(Y18, Y1C) is turned ON, X19 and X1D turn<br/>OFF.</li> </ul>                    |  |  |
| X1A     | X1E    | CH1/CH2 external<br>preset request<br>detection | <ul> <li>Latched if an external preset request is given</li> <li>When the external preset request detection<br/>reset (Y1B, Y1F) is turned ON, X1A and X1E<br/>turn OFF.</li> </ul>    |  |  |
| X1B     | X1F    | CH1/CH2 preset<br>completion                    | <ul> <li>Latched at the completion of preset when the preset command (Y19, Y1D) is ON.</li> <li>When the preset command (Y19, Y1D) is turned OFF, X1B and X1F turns OFF.</li> </ul>    |  |  |

\*1, \*2: Input signals used on the A2CCPU side.

4-5



### (2) Output signals (Signal direction: A2CCPU $\rightarrow$ AD61C)

| Device No. |       | Signal                                                | Operation Status                                                                                                                                                                                                                                  |  |  |
|------------|-------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CH1        | CH2   | Jigilai                                               |                                                                                                                                                                                                                                                   |  |  |
| Y00 to Y03 |       | (Unused)                                              |                                                                                                                                                                                                                                                   |  |  |
| *1<br>Y(   | 04    | Communication<br>error detection<br>reset             | <ul> <li>If communication error detection reset (Y04) is turned ON, communication error detection (X04) turns OFF. Error codes of the AD61C buffer memory are reset.</li> <li>When X04 is OFF, Y05 turns OFF.</li> </ul>                          |  |  |
| Y          | 05    | Reset of reset status detection                       | <ul> <li>When reset status detection reset (Y05) is<br/>turned ON, preset status detection (X05)<br/>turns OFF.</li> <li>When X05 is OFF, Y05 turns OFF.</li> </ul>                                                                               |  |  |
| Y          | 06    | (Unusable)                                            |                                                                                                                                                                                                                                                   |  |  |
| *2<br>Y(   | 07    | Communication<br>completion wait<br>flag reset        | <ul> <li>When the communication completion wait<br/>flag reset signal (Y07) is turned ON,<br/>communication completion wait flag (X07)<br/>turns OFF.</li> <li>When X07 is OFF, Y07 is turns OFF.</li> </ul>                                      |  |  |
| Y08 t      | o Y17 | (Unusable)                                            |                                                                                                                                                                                                                                                   |  |  |
| Y18        | Y1C   | CH1/CH2<br>coincidence signal<br>reset command        | <ul> <li>If the coincidence signal reset command<br/>(Y18, Y1C) is turned ON, the counter coinci-<br/>dence signal (X19, X1D) and the external<br/>output (EQU) turn OFF.</li> <li>When X19 and X1D are OFF, Y18 and Y1C<br/>turn OFF.</li> </ul> |  |  |
| Y19        | Y1D   | CH1/CH2<br>preset command                             | <ul> <li>At the rising edge from OFF to ON () of the preset command (Y19, Y1D), the preset value is written.</li> <li>At the completion of preset (X1B, X1F), Y19 and Y1D turn OFF.</li> </ul>                                                    |  |  |
| Y1A        | Y1E   | CH1/CH2<br>count enable                               | <ul> <li>When count enable (Y1A, Y1E) is turned ON, counting is enabled.</li> <li>When count enable (Y1A, Y1E) is turned OFF, counting is disabled.</li> </ul>                                                                                    |  |  |
| Y1B        | Y1F   | CH1/CH2 external<br>preset request<br>detection reset | <ul> <li>When external preset request detection reset<br/>(Y1B, Y1F) is turned ON, external preset<br/>request detection (X1A, X1E) turns OFF.</li> <li>When X1A and X1E are OFF, Y1B and Y1F<br/>turn OFF.</li> </ul>                            |  |  |

\*1, \*2: Output signals used on the A2CCPU side.

4-6



#### 4.4 Buffer Memory Assignment

The AD61C can send data to and receive data from the A2CCPU via a buffer memory (without battery backup). When power is turned OFF or when the AD61C is reset, the buffer memory's FROM/TO areas will be cleared (initialized).

When the A2CCPU is reset, the coincidence signal output enable flag of CH1, CH2 (CH1 = 2, CH2 = 9) will be set to the initial value.

Memory buffer assignment is shown below.

| Address<br>(decimal) | Name                                            | Description                                                                                                               | Read/Write<br>(FROM/TO) | Initial<br>Value |
|----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|
| 0                    | CH1 mode register                               | <ul> <li>1 or 2-phase input specification</li> <li>See (1) for data to be specified.</li> </ul>                           | TO<br>(FROM)            | 18               |
| 1                    | CH1 operation count specification               | <ul> <li>Increment/decrement specification</li> <li>See (2) for data to be specified.</li> </ul>                          | то                      | 0                |
| 2                    | CH1 coincidence<br>signal output<br>enable flag | <ul> <li>Specification when coincidence signal is output to outside</li> <li>See (3) for data to be specified.</li> </ul> | то                      | 0                |
| 3                    |                                                 | <ul> <li>Storage of higher and middle<br/>digit data of set value</li> </ul>                                              | то                      | 7                |
| 4                    | CH1 set value                                   | <ul> <li>Storage of lower digit data of<br/>set value</li> </ul>                                                          | (FROM)                  |                  |
| 5                    | CH1 preset using                                | <ul> <li>Storage of higher and middle<br/>digit data of preset value</li> </ul>                                           |                         |                  |
| 6                    | CH1 preset value                                | <ul> <li>Storage of lower digit data of<br/>preset value</li> </ul>                                                       | то                      | 0                |
| 7                    | CH2 mode register                               | <ul> <li>1 or 2-phase input specification</li> <li>See (1) for data to be specified.</li> </ul>                           | TO<br>(FROM)            | 18               |
| 8                    | CH2 operation count specification               | <ul> <li>Increment/decrement specification</li> <li>See (2) for data to be specified.</li> </ul>                          | то                      | 0                |
| 9                    | CH2 coincidence<br>signal output<br>enable flag | <ul> <li>Specification when coincidence signal is output to outside</li> <li>See (3) for data to be specified.</li> </ul> | то                      | 0                |
| 10                   | CH2 set value                                   | <ul> <li>Storage of higher and middle<br/>digit data of set value</li> </ul>                                              | то                      |                  |
| 11                   | CH2 Set value                                   | <ul> <li>Storage of lower digit data of<br/>set value</li> </ul>                                                          | (FROM)                  |                  |
| 12                   |                                                 | <ul> <li>Storage of higher and middle<br/>digit data of preset value</li> </ul>                                           |                         |                  |
| 13                   | CH2 preset value                                | <ul> <li>Storage of lower digit data of<br/>preset value</li> </ul>                                                       | то                      | 0                |
| 14                   | CH1 propert value                               | <ul> <li>Storage of higher and middle<br/>digit data of present value</li> </ul>                                          |                         | /                |
| 15                   | CH1 present value                               | <ul> <li>Storage of lower digit data of<br/>present value</li> </ul>                                                      |                         |                  |
| 16                   | CH2 present value                               | <ul> <li>Storage of higher and middle<br/>digit data of present value</li> </ul>                                          | FROM                    |                  |
| 17                   | onz present value                               | <ul> <li>Storage of lower digit data of<br/>present value</li> </ul>                                                      |                         |                  |
| 18                   | Error code                                      | Storage of the error code of the first error                                                                              |                         | /                |



(1) Mode register's written data (CH1 = 0, CH2 = 7)

|                 | Written Data | Initial Value |
|-----------------|--------------|---------------|
| Used by 1-phase | 8            | 19 (2 mbase)  |
| Used by 2-phase | 18           | 18 (2-phase)  |

(Caution)

If data other than 8, 18 are written, an error occurs. The error code will be set to address 18 and counting controlled by the initial value.

(2) Decrement count command's written data (CH1 = 1, CH2 = 8) Valid only for 1-phase inputs.

|                                  | Written Data | Initial Value  |  |
|----------------------------------|--------------|----------------|--|
| Decrement count specification    | 1            | 0 (in anomont) |  |
| Increment count<br>specification | 0            | - 0 (increment |  |

(Caution) Written data are valid only for the lower 1 bit. The upper 15 bits will be ignored.

 (3) Coincidence signal output enable flag's written data (CH1 = 2, CH2 = 9)

|         | Written Data | Initial Value  |  |
|---------|--------------|----------------|--|
| Enable  | 1            | 0 (dischlod)   |  |
| Disable | 0            | - 0 (disabled) |  |

(Caution) Written data are valid only for the lower 1 bit. The upper 15 bits will be ignored.

#### POINT

Since increment/decrement count of phases A and B of a 2-phase input will automatically be determined, the contents of the buffer memory will be invalid.



#### 4.5 **Programming**

Procedures for using sequence program instructions and programming methods will be explained using sample programs.

- This program example applies when the remote terminal setting (MINI standard protocol selection) of parameters is performed by the A2CCPU compatible GPP function software package.
- When the A2CCPU compatible GPP function software package is not used, the remote terminal setting of parameters cannot be performed. Therefore, data equivalent to the terminal setting must be written to the special registers by a sequence program. For details, refer to the "A2CCPU(P21/R21), A2CCPU-DC24V, A2CCPUC24(-PRF), A2CJCPU User's Manual" (Details).

#### 4.5.1 Basic programs





#### 4.5.2 Example 1-phase/2-phase input counting programs

- (1) Example counting programs for 1-phase and 2-phase inputs are explained below.
  - The AD61C's station number is set to 01 (occupying 1 through 4 stations) and the remote terminal (MINI standard protocol) is set by parameter.
  - Only CH1's buffer memory is used.
  - 1-phase is specified for the pulse input. (The 2-phase setting is entered in the "operation" column below.)
  - Decrement count is set.
  - The external coincidence signal's output is enabled.
  - Preset is not executed by the external input. (Count start/ stop can be executed by the external input.)
  - The counter present value is not preset.
  - The ring counter function is not used.
- (2) The example program shows the following sequence:

| initial setting - | coincidence signal reset → preset →       |
|-------------------|-------------------------------------------|
| count start →     | coincidence processing →                  |
| present value a   | nd set value read → error code read/reset |

- (3) The operation items of the program order are explained in the "flow" column.
- (4) The example program is explained in the "Operation" column.
- (5) Initial setting values of the example program are written to the AD61C's buffer memory in batch. (These can also be written to individual addresses one by one.)
- (6) Since the AD61C goes to the initial state when the A2CCPU is reset or the AD61C's reset switch is turned ON, execute initial setting again.

| Flow             | Sequence Program                             | ]   | Operation                                                                                                                                  |
|------------------|----------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------|
| ①Initial setting | Initial setting<br>command<br>X05<br>SET Y05 | - ] | Initial setting is executed. The reset condition<br>(X05, ON) due to power ON to the AD61C is                                              |
|                  | RST Y05                                      | _ ) | canceled. (Reset is canceled by using the reset<br>switch.)                                                                                |
|                  | MOV K8 D0                                    |     | CH1<br>1-phase<br>input is set. (For 2-phase inputs, set K18)<br>or use default setting.                                                   |
|                  | MOV K1 D1                                    | _   | Decrement (For increment count, set K0) count is set. (or use default setting.                                                             |
|                  | MOV K1 D2                                    | _   | Coincidence<br>signal external (For external output disable,<br>set K0 or use default setting. )                                           |
|                  | DMOV   K100   D3 -                           | 4   | Set value<br>(uses D3, D4) (The set value and preset value<br>are set to double for<br>1-phase input and to 4 times<br>for 2-phase inputs. |
| Ì                | DMOV K50000 D5                               |     | Preset value<br>(uses D5, D6)                                                                                                              |
# 4. LINKING TO THE A2CCPU





# 4. LINKING TO THE A2CCPU







# 4.5.3 Example program for setting set value and preset value data

Based on the example sequence program of Section 4.5.2, the example program in which the set value and preset value are fetched by the external digital switch and written to the AD61C is shown.

The necessary program is obtained by replacing sequences from (1) initial setting to (2) preset command of Section 4.5.2 with the following sequences.



# 4. LINKING TO THE A2CCPU





- \*1: Set the set value and preset value to double the number of pulses for 1-phase inputs and to 4 times for 2-phase inputs.
- \*2: Clear the coincidence signal output enable flag before writing set value. (The counter value and set value might coincide when set value data is being written and therefore the coincidence signal should not be output externally.)
- \*3: Execute coincidence signal reset after set value write and set the coincidence signal output enable flag.



# 4.5.4 Example preset program by external input

Based on the example sequence programs of Sections 4.5.2 and 4.5.3, an example program in which the preset command is executed from the external input terminal (PRST terminal) is shown below.

An example program is obtained by replacing

③ preset command program of Section 4.5.2 and

④ preset command program of Section 4.5.3 with the following sequences.



#### CAUTION

- (1) In preset operations by external input, if the preset signal is input to the external terminal (PRST terminal), the external preset request detection (X1A) is turned ON at the preset input's rising edge and the buffer memory internal preset value is preset to the counter value. (See Section 3.4 for details.)
- (2) When presetting by external input, reset the external preset request detection each time preset is completed. The next external input is allowed after the external preset request detection is reset.
- (3) If the external preset request detection (X1A) is ON, preset by external input and preset command (Y19) by the sequence program cannot operate.
- (4) If preset by external input terminal (PRST terminal) is not to be executed, execution of the above program is not necessary.



#### 4.5.5 Example program of counter present value preset

An example program in which the counter present value, before the A2CCPU is turned OFF or at count end, is read and counting continues by presetting the read present value before starting the next counting is shown below.

This example program is explained according to the following conditions.

- AD61C station number is set to 01 (occupying 1 to 4 stations).
- CH1 is used.
- 1-phase is specified for the pulse input.
- Increment count is specified.
- The external coincidence signal output is enabled.
- The total number of pulses for the set value is 50,000 (25,000 x
  2). The first preset value is 0 (default value).
- The ring counter function is not used.
- Preset is not executed by the external input.
- If the A2CCPU power is turned OFF, the data register which stores the present value is latch specified.



# 4. LINKING TO THE A2CCPU







#### 4.5.6 Example program of ring counter function

An example program in which ring count is executed by turning ON the ring counter switch is shown below.

This example program is explained according to the following conditions.

- The AD61C station number is set to 01 (occupying 1 to 4 stations)
- CH1 of the AD61C ring counter setting switch is turned ON.
- Only CH1 buffer memory is used and 1-phase is specified for the pulse input.
- Decrement count is specified.
- The external coincidence signal output is enabled.
- Preset is not executed by the external input.
- · Count start/stop can be executed by the external input.
- The set value is 0 and the number of pulses for the preset value is 1000 (500  $\times$  2).



# 4. LINKING TO THE A2CCPU





\*1: When using the ring counter function, be sure to reset the counter coincidence signal (X19). If X19 is left ON, the next preset cannot be executed.



#### 4.5.7 Programs when 2 channels are used

Programs using 2 channels are explained.

- (1) A CH2 example program is created in the same way as CH1 example programs in Sections 4.5.2 to 4.5.6.
- (2) The execution content program of CH2 is added as indicated below following the order of the example program Flow.
- (3) Regarding FROM/TO instruction for the buffer memory, read/ write is possible in batch in the range which the buffer memory addresses can be specified continuously.
   (See REMARK)
- (4) FROM/TO instructions can be used for each buffer memory address.
- (5) See Sections 4.3 and 4.4 regarding CH2 I/O signals and buffer memory addresses.

#### REMARK



• The program which writes CH1 and CH2 initial settings in batch is shown below.

Data written to CH1 buffer memory addresses 0 to 6 are set to D0 to D6.

Data written to CH1 buffer memory addresses 7 to 13 are set to D7 to D13.

14 words of data (D0 to D14) are written to buffer memory addresses 0 to 13.



# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE

- The AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU compatible GPP function software package is required to execute the link described in this chapter.
- When the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU compatible GPP function software package is not used, MELSECNET/MINI automatic refresh setting cannot be made. Therefore, follow the programming method described in Chapter 6, or correct only the I/O signal processing according to the program in Chapter 6.

## 5.1 System Configuration

#### 5.1.1 Overall configuration



5-1



# 5.1.2 Applicable system

The AD61C can be linked to the following CPUs via the MINI-S3 master module.

| Applicable<br>models<br>A2SHCPU<br>A2ACPU (P21/R21)<br>A2ACPU (P21/R21)-<br>A3ACPU (P21/R21)<br>A2US(H)CPU | A2UCPU<br>A2UCPU-S1<br>A3UCPU<br>S1 A4UCPU | Q2AS(H)CPU<br>Q2AS(H)CPU-S1<br>Q2ACPU<br>Q2ACPU-S1<br>Q3ACPU<br>Q4ACPU<br>Q4ACPU |
|------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------|
|------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------|

The MINI-S3 master module can be loaded into any slot and linked with the AD61C with the exception of (1) and (2) below. The number of device panels is unlimited.

- (1) If the AD61C is loaded into an extension base unit without a power supply module, the power capacity may be insufficient. Avoid loading as long as possible. If it is necessary to load, select power supply modules and extension cables with the power capacity of the main base unit's power supply module and extension cable voltage drops in mind. For details, see each CPU user's manual.
- (2) In a MELSECNET data link system, loading is possible to both a master station and a local station.
- (3) In a MELSECNET/10 network system, the AD61C can be loaded to either a control station or a normal station. It is not applicable to a remote I/O station.



#### 5.1.3 Cautions on constructing the system

(1) The software version shown below on the front of the AJ71PT32-S3 unit must be "C" or after to use the AD61C. The module of software version "A, B" or "no" software version indication cannot be used.



- (2) When using the AD61C in the MELSECNET/MINI-S3 data link system, use twisted pair cables.
- (3) Since each AD61C occupies 4 stations (a total of 32 I/O points), be careful when assigning I/O signals.
- (4) When using the AD61C, set the MINI-S3 master module as follows.
  - a) Set the "jumper for mode selection" of the AJ71PT32-S3 to the extension mode (occupying 48 I/O points) of "48."
  - b) Create the initial data ROM for the MINI-S3 master module extension mode (occupying 48 I/O points) by the SW0GP-MINIP and install it. For remote terminal data setting at creation of the initial ROM, set the AD61C protocol to 4: MINI STANDARD PROTOCOL.
  - c) For details, see each of the manuals below.
     AJ71PT32-S3, AJ71T32-S3, A1SJ71PT32-S3, A1SJ71T32-S3 type MELSECNET/MINI-S3 Master Module User's Manual
     • SW0GP-MINIP Operating Manual
- (5) The AD61C requires a 24 VDC power supply. When supplying power from one power supply to multiple AD61Cs or to the link I/O modules, select cables and perform wiring taking voltage drops into consideration.

To calculate the receiving port voltage, see **REMARK** in Section 4.1.2.



# 5.2 Data Communication Processing

#### 5.2.1 Communication method

(1) Communication between the AD61C and the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU is executed via the MINI-S3 master module' buffer memory. The communication method is shown below.



- \*1: I/O signal communication between the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU and the MINI-S3 master module is executed.
- (I/O communication processing of communication start, error detection, etc.)
- \*2: Input signal communication between the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU and the MINI-S3 master module and between the MINI-S3 master module and the AD61C is executed. For details, see "I/O signal processing" in Section 5.2.2.
- \*3: Data communication between the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU and the MINI-S3 master module and between the MINI-S3 master module and the AD61C is executed.

For details, see "buffer memory data processing" in Section 5.2.3.



#### 5.2.2 I/O signal processing

I/O signals (X,Y) of the AD61C to AnSH/A2US(H)/Q2AS(H)/AnA/ AnU/QnACPU are processed via the MINI-S3 master module buffer memory.

MELSECNET/MINI automatic refresh should be set by parameter settings and entered to the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/ QnACPU in advance.

By using the sequence program to turn ON/OFF the device numbers for which automatic refresh is set, AD61C I/O signals corresponding to the device number can be turned ON/OFF without acknowledging the MINI-S3 master module batch refresh send/ receive buffer memory.

- (1) The I/O signal processing method between the AnSH/A2US(H)/ Q2AS(H)/AnA/AnU/QnACPU and the AD61C is shown below.
  - The AD61C station number is set to 01. (X00 to X1F, Y00 to **Y1F**)
  - The automatic refresh communication device of AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU

parameters is set to "B100 to B2FF (equivalent to input X) and \*2 B300 to B4FF (equivalent to output Y).



\*3: Batch refresh send data area \*4: Batch refresh receive data area

a) Output (Y) signal (communication order from (1) to (2)) • By using the sequence program,

the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU turns ON/OFF the device equivalent to the AD61C output (Y) assigned by the automatic refresh setting and writes it to the MINI-S3 master module batch refresh send data area.

- The MINI-S3 master module writes the send data to the AD61C output signal area.
- b) Input (X) signal (communication order from (3) to (4))
  - The MINI-S3 master module always communicates with the AD61C and stores the AD61C input signal data in the batch refresh receive data area.

 Using the sequence program, the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU reads the ON/OFF data of the device equivalent to the AD61C input (X) assigned by the automatic refresh setting from the MINI-S3 master module batch refresh receive data area at every END processing, then turns the device ON/OFF.



AD61C buffer memory

# 5.2.3 Buffer memory data processing

The AD61C buffer memory data are processed via the MINI-S3 master module buffer memory. However, by using the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU dedicated read/write instructions, the AD61C buffer memory address can be specified directly to execute the TO/FROM instruction without acknowledging the MINI-S3 master module buffer memory address specification.

- (1) The AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AD61C buffer memory data processing method is shown below.
  - The AD61C station number is set to 01.
  - The MINI-S3 master module is loaded to slot 0. (head I/O No. ... H0)
  - The AD61C is set to the first communication area of the remote terminal unit No. 1 by the MINI-S3 master module initial ROM.



110 to First receive area 3 Buffer memory Write (FROM area) 1599 2 Address 0 1600 LEDA MINI First send area to SUB HO (TO area) 2099 TO K1 K0 D0 K7 Address 18 PBC MO YO Station No. 1 setting Communicates Read with the LEDA MINI -11 AJ71PT32-S3's SUB HO 4 FROM K1 K14 D10 K2 first communica-PRC M1 YO tion area. LEDR 8099

- a) Write to the AD61C buffer memory (communication order from 1) to 2)
  - By using the sequence program dedicated write instruction, the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU writes to the MINI-S3 master module send area. The MINI-S3 master module writes to the AD61C buffer memory.
  - At the completion of write, the PRC instruction execution complete signal (M0) stays ON for 1 scan.
- b) Read from the AD61C buffer memory (communication order from (3) to (4))
  - By using the sequence program dedicated read instruction, read request is executed to the MINI-S3 master module.
  - The MINI-S3 master module reads the data in AD61C buffer memory and stores it in the receive area.
  - The AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU reads the receive data stored in the MINI-S3 master module.
  - At the completion of read, the PRC instruction execution complete signal (M1) stays ON for 1 scan.

5-6



#### 5.2.4 Processing time

The processing time required to write data to and read data from the AD61C buffer memory is shown below.

(1) Write processing time (Tw)

Tw = {(number of data written) + 8}  $\times$  t + 10 + (ACPU scan time) [ms]

(2) Read processing time  $(T_R)$ 

 $T_R = \{(number of data read) + 9\} \times t + 10 + (ACPU scan time) [ms]$ 

 (3) "t" is the I/O refresh time.
 It varies according to the number and type of connected remote module stations.

Calculation of the I/O refresh time is shown below.

| Mode              | <b>Operation Mode Setting</b>                | I/O Refresh Time (ms)                                  |
|-------------------|----------------------------------------------|--------------------------------------------------------|
|                   | Automatic return enable (0)                  | $t=0.66+(0.044\times R)+(0.25\times B)+(0.95\times T)$ |
| Extension<br>mode | Automatic return disable (1)                 | t=0.54+(0.058×R)+(0.25×B)+(0.95×T)                     |
|                   | Communication stop<br>at error detection (2) | t=0.54+(0.051×R)+(0.25×B)+(0.95×T)                     |

- R: Total number of remote stations
- B: Number of AJ35PTF-128DTs
- T: Number of remote terminal units

# POINT

- (1) Count start/stop by external input, preset, and the counter coincidence signal by external output respond in less than 10 msec.
- (2) To increase the processing time responsiveness of sequence operations, use external I/O signals.

#### REMARK

1) \*1: Number of system data communications between master module and AD61C

2) \*2: A61C internal processing time



## 5.3 I/O Signals to/from PLC CPU

## 5.3.1 AD61C I/O signals

I/O signals when the AD61C station No. is 01 (X/Y00 to X/Y1F) are shown below.

(1) Input signals (Signal direction: AD61C  $\rightarrow$  PLC CPU )

| Devic            | e No. | <b>a</b>                                        |                                                                                                                                                                                      |  |  |
|------------------|-------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CH1              | CH2   | Signal                                          | Operation Status                                                                                                                                                                     |  |  |
| X00<br>to<br>X04 |       | (Unused)                                        |                                                                                                                                                                                      |  |  |
| X05              |       | Reset status<br>detection                       | <ul> <li>Latched upon AD61C power application or<br/>when reset switch is ON.</li> <li>When reset status detection reset (Y05) is<br/>turned ON, X05 turns OFF.</li> </ul>           |  |  |
| X06<br>to<br>X17 |       | (Unused)                                        |                                                                                                                                                                                      |  |  |
| X18 X1C          |       | CH1/CH2 counter value comparison                | <ul> <li>ON: Counter value≧set value.</li> <li>OFF: Counter value<set li="" value.<=""> </set></li></ul>                                                                             |  |  |
| X19              | X1D   | CH1/CH2 counter<br>value coincidence            | <ul> <li>Latched if counter value=set value.</li> <li>When the coincidence signal reset command<br/>(Y18, Y1C) is turned ON, X19 and X1D turn<br/>OFF.</li> </ul>                    |  |  |
| X1A X1E          |       | CH1/CH2 external<br>preset request<br>detection | <ul> <li>Latched if an external preset request is given.</li> <li>When the external preset request detection<br/>reset (Y1B, Y1F) is turned ON, X1A and X1E<br/>turn OFF.</li> </ul> |  |  |
| X1B              | X1F   | CH1/CH2 preset<br>completion                    | <ul> <li>Latched at the completion of preset when the preset command (Y19, Y1D) is ON.</li> <li>When the preset command (Y19, Y1D) is turned OFF, X1F turns OFF.</li> </ul>          |  |  |



| (2) Output signals (Signal direction: PLC CPU $\rightarrow$ AD61 | (2) | Output | signals | (Signal | direction: | PLC CPU | → AD610 |
|------------------------------------------------------------------|-----|--------|---------|---------|------------|---------|---------|
|------------------------------------------------------------------|-----|--------|---------|---------|------------|---------|---------|

| Devic                                                                                                             | e No. | 0:1                                                   |                                                                                                                                                                                                                                                   |  |  |
|-------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| CH1                                                                                                               | CH2   | Signal                                                | Operation Status                                                                                                                                                                                                                                  |  |  |
| Y00           to           Y04           Y05           Y06           to           Y17           Y18           Y1C |       | (Unused)                                              | · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                 |  |  |
|                                                                                                                   |       | Reset of reset status detection                       | <ul> <li>When reset status detection reset (Y05) is<br/>turned ON, preset status detection (X05)<br/>turns OFF.</li> <li>When X05 is OFF, Y05 turns OFF.</li> </ul>                                                                               |  |  |
|                                                                                                                   |       | (Unused)                                              |                                                                                                                                                                                                                                                   |  |  |
|                                                                                                                   |       | CH1/CH2<br>coincidence signal<br>reset command        | <ul> <li>If the coincidence signal reset command<br/>(Y18, Y1C) is turned ON, the counter coinci-<br/>dence signal (X19, X1D) and the external<br/>output (EQU) turn OFF.</li> <li>When X19 and X1D are OFF, Y18 and Y1C<br/>turn OFF.</li> </ul> |  |  |
| Y19                                                                                                               | Y1D   | CH1/CH2 preset<br>command                             | <ul> <li>At the rising edge from OFF to ON () of the preset command (Y19, Y1D), the preset value is written.</li> <li>At the completion of preset (X1B, X1F), Y19 and Y1D turn OFF.</li> </ul>                                                    |  |  |
| Y1A                                                                                                               | Y1E   | CH1/CH2 count<br>enable                               | <ul> <li>When count enable (Y1A, Y1E) is turned ON, counting is enabled.</li> <li>When count enable (Y1A, Y1E) is turned OFF, counting is disabled.</li> </ul>                                                                                    |  |  |
| Y1B                                                                                                               | Y1F   | CH1/CH2 external<br>preset request<br>detection reset | <ul> <li>When external preset request detection reset<br/>(Y1B, Y1F) is turned ON, external preset<br/>request detection (X1A, X1E) turns OFF.</li> <li>When X1A and X1E are OFF, Y1B and Y1F<br/>turn OFF.</li> </ul>                            |  |  |



# 5.3.2 MINI-S3 master module I/O signals

I/O signals between the MINI-S3 master module and the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU in the extension mode are used when accessing the AD61C buffer memory.

For details about the I/O signals, see the MELSECNET/MINI-S3 Master Module User's Manual.

The list of I/O signals in the extension mode is shown below. "n" in the Device No. column of the table is the master module head I/O number. It is determined by the number of I/O points of the I/O modules loaded into the master module's front slot and by the master module's position.

Example: When the master unit head I/O number is "X/Y20". X (n+0) to X (n+2F)=X20 to X4F Y (n+0) to Y (n+2F)=Y20 to Y4F

| Device No. | Signa                        | al                       | Device No.           | Sig                           | ynal                     |
|------------|------------------------------|--------------------------|----------------------|-------------------------------|--------------------------|
| X (n+0)    |                              | or remote terminal unit  | Y (n+0)              | Send complete signal          | For remote terminal unit |
| X (n+1)    | Read request signal N        | io. 1                    | Y (n+1)              | Read request signal           | No. 1                    |
| X (n+2)    | Send complete signal F       | or remote terminal unit  | Y (n+2)              | Send complete signal          | For remote terminal unit |
| X (n+3)    |                              | lo. 2                    | Y (n+3)              | Read request signal           | No. 2                    |
| X (n+4)    |                              | or remote terminal unit  | Y (n+4)              | Send complete signal          | For remote terminal unit |
| X (n+5)    |                              |                          |                      | Read request signal           | No. 3                    |
| X (n+6)    |                              | or remote terminal unit  | Y (n+6)              | Send complete signal          | For remote terminal unit |
| X (n+7)    | Read request signal No. 4    |                          | Y (n+7)              | Read request signal           | No. 4                    |
| X (n+8)    | Send complete signal F       | or remote terminal unit  | Y (n+8)              | Send complete signal          | For remote terminal unit |
| X (n+9)    |                              | No. 5                    | Y (n+9)              | Read request signal           | No. 5                    |
| X (n+A)    | Send complete signal F       | or remote terminal unit  | Y (n+A)              | Send complete signal          | For remote terminal unit |
| X (n+B)    | Read request signal          | No. 6                    | Y (n+B)              | Read request signal           | No. 6                    |
| X (n+C)    | Send complete signal F       | or remote terminal unit  | Y (n+C)              | Send complete signal          | For remote terminal unit |
| X (n+D)    | Read request signal          | No. 7                    | Y (n+D)              | Read request signal           | No. 7                    |
| X (n+E)    | Send complete signal F       | or remote terminal unit  | Y (n+E)              | Send complete signal          | For remote terminal unit |
| X (n+F)    | Read request signal          | No. 8                    | Y (n+F)              | Read request signal           | No. 8                    |
| X (n+10)   | Send complete signal         | or remote terminal unit  | Y (n+10)             | Send complete signal          | For remote terminal unit |
| X (n+11)   | Read request signal          | No. 9                    | Y (n+11)             | Read request signal           | No. 9                    |
| X (n+12)   | Send complete signal F       | or remote terminal unit  | Y (n+12)             | Send complete signal          | For remote terminal unit |
| X (n+13)   | Read request signal          | No. 10                   | Y (n+13)             | Read request signal           | No. 10                   |
| X (n+14)   | Send complete signal F       | or remote terminal unit  | Y (n+14)             | Send complete signal          | For remote terminal unit |
| X (n+15)   | ricua request signal         | No. 11                   | Y (n+15)             | Read request signal           | No. 11                   |
| X (n+16)   | Send complete signal         | For remote terminal unit | Y (n+16)             | Send complete signal          | For remote terminal unit |
| X (n+17)   | Read request signal          | No. 12                   | Y (n+17)             | Read request signal           | No. 12                   |
| X (n+18)   |                              | or remote terminal unit  | Y (n+18)             | Send complete signal          | For remote terminal unit |
| X (n+19)   | Read request signal          | No. 13                   | Y (n+19)             | Read request signal           | No. 13                   |
| X (n+1A)   |                              | For remote terminal unit | Y (n+1A)             | Send complete signal          | For remote terminal unit |
| X (n+1B)   | Read request signal          | No. 14                   | Y (n+1B)             | Read request signal           | No. 14                   |
| X (n+1C)   |                              |                          | Y (n+1C)             |                               |                          |
| X (n+1D)   | (Unus                        | ed)                      | Y (n+1D)             |                               |                          |
| X (n+1E)   |                              | 55,                      | Y (n+1E)             | _                             |                          |
| X (n+1F)   |                              |                          | Y (n+1F)             | (Un                           | used)                    |
| X (n+20)   | Hardware error               |                          | Y (n+20)             | · ·                           |                          |
| X (n+21)   | MINI-S3 link communicatio    |                          | Y (n+21)             |                               |                          |
| X (n+22)   | (Unus                        |                          | Y (n+22)             |                               |                          |
| X (n+23)   | Receive data clear complet   |                          | Y (n+23)             | Receive data clear reque      |                          |
| X (n+24)   | Remote terminal unit error   | detection                | Y (n+24)             | Remote terminal unit er       | ror detection reset      |
| X (n+25)   | Test mode                    |                          | Y (n+25)             |                               |                          |
| X (n+26)   | MINI-S3 link error detection |                          | Y (n+26)             | -  (Un                        | used)                    |
| X (n+27)   | MINI-S3 link communicatio    | on error                 | Y (n+27)             | MINI CO IImi-                 | tion start               |
| X (n+28)   | ROM error                    |                          | Y (n+28)             | MINI-S3 link communica        | tion start<br>used)      |
| X (n+29)   | 4                            |                          | Y (n+29)<br>Y (n+2A) | Un<br>FROM/TO instruction res |                          |
| X (n+2A)   | 4                            |                          |                      | Error station data clear      |                          |
| X (n+2B)   |                              | ad)                      | Y (n+2B)             |                               |                          |
| X (n+2C)   | Unus (Unus                   | ea)                      | Y (n+2C)             | Buffer memory channel         | switching                |
| X (n+2D)   | 4                            |                          | Y (n+2D)<br>Y (n+2E) | Error reset                   |                          |
| X (n+2E)   | 4                            |                          | Y (n+2E)<br>Y (n+2F) | - (Un                         | used)                    |
| X (n+2F)   | <u> </u>                     |                          |                      | .1                            |                          |

#### I/O signal List in the Extension Mode



## 5.4 Buffer Memory Assignment

# 5.4.1 AD61C buffer memory

The AD61C does not have battery backup. When power is turned OFF or when the AD61C is reset, the buffer memory will be cleared (initialized).

When the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU is reset, the coincidence signal output enable flag of CH1, CH2 (CH1=2, CH2=9) will be initialized.

Memory buffer assignment is shown below.

| Address<br>(decimal) | Name                                            | Description                                                                                                               | Read/Write<br>(FROM/TO) | Initial<br>Value |
|----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|
| 0                    | CH1 mode register                               | <ul> <li>1 or 2-phase input specification</li> <li>See (1) for data to be specified.</li> </ul>                           | TO<br>(FROM)            | 18               |
| 1                    | CH1 operation count specification               | <ul> <li>Increment/decrement specification</li> <li>See (2) for data to be specified.</li> </ul>                          | то                      | 0                |
| 2                    | CH1 coincidence<br>signal output<br>enable flag | <ul> <li>Specification when coincidence signal is output to outside</li> <li>See (3) for data to be specified.</li> </ul> | то                      | 0                |
| 3                    | CH1 set value                                   | <ul> <li>Storage of higher and middle<br/>digit data of set value</li> </ul>                                              | то                      |                  |
| 4                    |                                                 | <ul> <li>Storage of lower digit data of<br/>set value</li> </ul>                                                          | (FROM)                  |                  |
| 5                    | CH1 preset value                                | <ul> <li>Storage of higher and middle<br/>digit data of preset value</li> </ul>                                           | то                      | 0                |
| 6                    | Citi preset value                               | <ul> <li>Storage of lower digit data of<br/>preset value</li> </ul>                                                       | 10                      |                  |
| 7                    | CH2 mode register                               | <ul> <li>1 or 2-phase input specification</li> <li>See (1) for data specified.</li> </ul>                                 | TO<br>(FROM)            | 18               |
| 8                    | CH2 operation count specification               | <ul> <li>Increment/decrement specification</li> <li>See (2) for data specified.</li> </ul>                                | то                      | 0                |
| 9                    | CH2 coincidence<br>signal output<br>enable flag | <ul> <li>Specification when coincidence signal is output to outside</li> <li>See (3) for data to be specified.</li> </ul> | то                      | 0                |
| 10                   | CH2 set value                                   | <ul> <li>Storage of higher and middle<br/>digit data of set value</li> </ul>                                              | то                      |                  |
| 11                   |                                                 | <ul> <li>Storage of lower digit data of<br/>set value</li> </ul>                                                          | (FROM)                  |                  |
| 12                   |                                                 | <ul> <li>Storage of higher and middle<br/>digit data of preset value</li> </ul>                                           | TO                      |                  |
| 13                   | CH2 preset value                                | <ul> <li>Storage of lower digit data of<br/>preset value</li> </ul>                                                       | TO                      | 0                |
| 14                   | CH1 propert value                               | <ul> <li>Storage of higher and middle<br/>digit data of present value</li> </ul>                                          |                         |                  |
| 15                   | CH1 present value                               | <ul> <li>Storage of lower digit data of<br/>present value</li> </ul>                                                      |                         |                  |
| 16                   | CH2 present value                               | <ul> <li>Storage of higher and middle<br/>digit data of present value</li> </ul>                                          | FROM                    |                  |
| 17                   | CH2 present value                               | <ul> <li>Storage of lower digit data of<br/>present value</li> </ul>                                                      |                         | /                |
| 18                   | Error code                                      | <ul> <li>Storage of the error code of the<br/>first error</li> </ul>                                                      |                         | /                |

5-11 -



(1) Mode register's written data (CH1=0, CH2=7)

|                 | Written Data | Initial Value  |  |
|-----------------|--------------|----------------|--|
| Used by 1-phase | 8            | - 18 (2-phase) |  |
| Used by 2-phase | 18           |                |  |

(Caution)

If data other than 8, 18 are written, an error occurs. The error code will be set to address 18 and counting controlled by the initial value.

(2) Decrement count command's written data (CH1=1, CH2=8) Valid only for 1-phase inputs.

|                                  | Written Data | Initial Value   |
|----------------------------------|--------------|-----------------|
| Decrement count<br>specification | . 1          |                 |
| Increment count<br>specification | 0            | - 0 (Increment) |

(Caution)

Data written are valid only for the lower 1 bit. The upper 15 bits will be ignored.

 (3) Coincidence signal output enable flag's written data (CH1=2, CH2=9)

|         | Written Data | Initial Value |
|---------|--------------|---------------|
| Enable  | 1            |               |
| Disable | 0            | 0 (disabled)  |

(Caution)

Written data are valid only for the lower 1 bit. The upper 15 bits will be ignored.

# POINT

Since increment/decrement count of phases A and B of a 2-phase input will automatically be determined, the contents of the buffer memory will be invalid.



#### 5.4.2 MINI-S3 master module buffer memory

There are communication (send/receive) data addresses for the MINI-S3 master module buffer memory according to dedicated read/write instructions between the MINI-S3 master module and the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU.

The assignment of buffer memory addresses which automatically communicate with the AD61C is shown below.

For details of the buffer memory, see the MELSECNET/MINI-S3 Master Module User's Manual.

| Address<br>(decimal)     |                                                       | Content                                                                                                                            | PC CPU Read/write<br>Enable/disable          |
|--------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|
| 0                        | Total number of<br>remote stations                    | The range of the station numbers of all connected remote units is set.                                                             |                                              |
| 1                        | Number of retries                                     | The number of retries at communication error occurrence is set.                                                                    |                                              |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| 4                        | Line error check                                      | Used to confirm line faulty areas.                                                                                                 | Read/write enable                            |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| *1 10<br>*1 to<br>41     | Batch refresh send data                               | Data output to the batch refresh type remote I/O module are written.                                                               |                                              |
| <b>`</b>                 | (Unused)                                              |                                                                                                                                    |                                              |
| 70<br>to<br>77           | Remote unit's card data                               | Each connected remote unit's type is stored.                                                                                       | Read only                                    |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| 90<br>to<br>93           | Accumulation faulty<br>station detection              | Station numbers of remote units which are in communication error are stored. (Detection status is retained until reset.)           | Read/write enable                            |
|                          | (Unused)                                              |                                                                                                                                    | <u></u>                                      |
| 100<br>to<br>103         | Faulty station detection                              | Station number of remote unit which is in communication error is stored. (Communication status is always updated.)                 |                                              |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| 107                      | Communication<br>error code                           | The cause of the MINI-S3 link communication error signal being ON<br>is stored.                                                    |                                              |
| 108                      | Error detection code                                  | The accumulated number of times the MINI-S3 link error detection turns ON is stored.                                               |                                              |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| *2{ 110<br>*2{ to<br>141 | Batch refresh receive data                            | Input data from batch refresh type remote I/O module are stored.                                                                   |                                              |
| ·                        | (Unused)                                              |                                                                                                                                    | Read only                                    |
| 160                      | Line error retry counter                              | The number of executions of retry processing when communication with all remote units is disabled by line error is stored.         | <b>,</b>                                     |
| 161<br>to<br>192         | Retry counter                                         | The number of times retry processing to faulty stations is executed is stored.                                                     |                                              |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| 195                      | Remote terminal unit<br>faulty stations               | The station number of the remote terminal unit with which an error<br>has occurred is stored.                                      |                                              |
| *3 196<br>to<br>209      | Remote terminal<br>unit error code                    | The cause of the remote terminal unit error detection signal [X (n+24)] being ON is stored.                                        |                                              |
| `                        | (Unused)                                              |                                                                                                                                    |                                              |
| 250<br>to<br>282         | Partial refresh station                               | Partial refresh type remote I/O module station No. and specification of the number of digits are written.                          | <u>,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,</u> |
| ·····                    | (Unused)                                              |                                                                                                                                    |                                              |
| 300<br>to<br>363         | Partial refresh send data                             | Data output to the partial refresh type remote I/O module are written.                                                             | Read/write enable                            |
|                          | (Unused)                                              |                                                                                                                                    |                                              |
| 598                      | Partial refresh accumulation<br>input error detection | Partial refresh type remote I/O module's input data received faulty station is stored. (Detection status is retained until reset.) |                                              |
| 599                      | Partial refresh input<br>error detection              | Partial refresh type remote I/O module's input data received faulty station is stored. (Communication status is always undated.)   |                                              |
| 600<br>to<br>663         | Partial refresh<br>receive data                       | Partial refresh type remote I/O module's input data are stored.                                                                    | Read only                                    |

\*1: Output signal data write area to the AD61C

\*2: Store area of the input signal data from the AD61C

\*3: Area which stores station number and error code when an AD61C error occurs. (See Section 8.1 for error codes.)

# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE



|    | ddress<br>ecimal)  |                                                 |                                               | Content                                                                                                                                                | PC CPU Read/write<br>Enable/disable |
|----|--------------------|-------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|
| *4 | 858                | Receive data clear specification                |                                               | The AJ35PTF-R2 station number which executes receive data clear by the receive data clear request signal [Y $(n+23)$ ] is specified.                   |                                     |
|    | 859                | Receive data clear                              | range specification                           | The receive buffer which is cleared when<br>the receive data clear is executed by the<br>receive data clear request signal [Y (n+23)]<br>is specified. | Read/write enable                   |
|    | 860<br>to<br>929   | No-protocol m                                   | ode parameter                                 | Parameters when using the AJ35PTF-R2 in a no-protocol mode are set.                                                                                    |                                     |
|    | 930<br>to<br>1099  | (Unu                                            | ised)                                         |                                                                                                                                                        |                                     |
|    |                    | СНО                                             | CH1                                           |                                                                                                                                                        |                                     |
|    | 1100<br>to<br>2099 | Communication area for<br>remote terminal No. 1 | Communication area for remote terminal No. 8  |                                                                                                                                                        |                                     |
|    | 2100<br>to<br>3099 | Communication area for remote terminal No. 2    | Communication area for remote terminal No. 9  |                                                                                                                                                        |                                     |
|    | 3100<br>to<br>4099 | Communication area for remote terminal No. 3    | Communication area for remote terminal No. 10 |                                                                                                                                                        |                                     |
| *5 | 4100<br>to<br>5099 | Communication area for remote terminal No. 4    | Communication area for remote terminal No. 11 | Send data to the remote terminal unit write area, or, receive data from the remote terminal unit store area.                                           | Read/write enable                   |
|    | 5100<br>to<br>6099 | Communication area for remote terminal No. 5    | Communication area for remote terminal No. 12 |                                                                                                                                                        |                                     |
|    | 6100<br>to<br>7099 | Communication area for remote terminal No. 6    | Communication area for remote terminal No. 13 |                                                                                                                                                        |                                     |
|    | 7100<br>to<br>8099 | Communication area for remote terminal No. 7    | Communication area for remote terminal No. 14 |                                                                                                                                                        |                                     |

[Y (n+2C) at OFF]

[Y (n+2C) at ON]

\*4: Clear processing area of receive data by the AD61C reset operation \*5: Buffer memory area for AD61C data transfer (1st module to 14th module)



#### 5.5 **Programming**

Programming is explained below under the following setting conditions of AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU, MINI-S3 master module, and AD61C.



#### 5.5.1 Basic programs

Basic programs to control the AD61C via the MINI-S3 master module are explained below.

- (1) I/O signal processing program (X18 to X1F, Y18 to Y1F)
  - a) Link relay "B" assigned by the parameter automatic refresh setting is used.
    - b) The AD61C I/O signal (X/Y) equivalent to "B" is turned ON/OFF via the MINI-S3 master module.

| reset command  |          |                                                                              |
|----------------|----------|------------------------------------------------------------------------------|
|                | PLS M1   |                                                                              |
| B119           | SET B318 | B318 (equivalent to the AD61C's Y18) is set.                                 |
| Preset command |          | B318 (Y18) is reset when B119 (equivalent to the AD61C's X19) is turned OFF. |
|                | PLS M2   |                                                                              |
| B11B           | SET B319 | B319 (equivalent to the AD61C's Y19) is set.                                 |
|                | RST B319 | B319 (Y19) is reset when B11B (equivalent to the AD61C's X1B) is turned ON.  |

Coincidence signal reset command



(2) Buffer memory processing program

Read/write of buffer memory is executed by directly designating AD61C buffer memory addresses using AnSH/A2US(H)/Q2AS(H)/ AnA/AnU/QnACPU dedicated instructions via the MINI-S3 master module. (The AD61C buffer memory can be used without



turned ON, data communication ends.

execution completion device of the PRC instruction is

5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE



(3) Error detection program

MINI-S3 master module buffer memory K195 (remote terminal unit faulty station) and K196 to K209 (remote terminal unit error code) are read.



Buffer memory is read when X24 (error detection) is ON and reset command is executed.

Faulty station read (Faulty stations: M201 to M216 when bit ON)

The error codes of terminals No. 1 to No. 14 are read to D201 to D214.

When M200 is ON, Y24 turns ON and X24 turns OFF.

After staying ON for 1 scan, Y24 turns OFF.

# a) The error code which is detected by MINI-S3 master module is shown below.

| Error Code<br>(decimal) | Error Name             | Error Content                                             | Corrective Action                                                                             |
|-------------------------|------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 1                       | Set data error         | There is an error in the data set to the AD61C send area. | Set correct data.                                                                             |
| 6                       | WDT error              | AD61C is malfunctioning.                                  | Confirm the AD61C LED indicators<br>and correct following AD61C<br>troubleshooting procedure. |
| 8                       | Send area set error    | AD61C send area size is insuffi-<br>cient.                | Set the send area of the required<br>number of bytes as send data to<br>the AD61C.            |
| 9                       | Communication          | Normal communication between                              | Noise ······ Execute communica-<br>tion again.                                                |
| 11                      | - Communication error  | the master module and the AD61C cannot be executed.       | Check the AD61C for possible hardware error.                                                  |
| 10                      | Receive area set error | AD61C receive area size is insufficient.                  | Set the receive area of the re-<br>quired number of bytes as receive<br>data from the AD61C.  |

 b) In addition to the above error code, the error code which the AD61C detects is sent to the MINI-S3 master module and is stored in the MINI-S3 master module buffer memory. (For the AD61C error code, see Section 8.1.)



- (4) Data clear processing program by AD61C reset operations and allowable communication time over
  - a) When the AD61C's front reset switch is operated during communication, it is necessary to write the initial data again after detecting the reset operation and clearing the MINI-S3 master module receive data by the sequence program.
  - If initial setting is not executed again after reset operations, the AD61C will not operate correctly.
  - Create a sequence program which clears command data in the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU communication request entry area during initial setting under the conditions that both reset status detection and reset status detection reset are ON.
    - b) When the reset switch is pressed and a non-sending status to the AD61C has occurred, such status will remain. Therefore, set the allowable communication time by the timer, execute data clear, and re-execute the send request.
    - c) For the detection of the AD61C reset status, create a program using parameter automatic refresh setting link relay "B" equivalent to AD61C I/O signals.
      - Reset status detection ……… X05 ON → B105 ON
      - Reset status detection is reset  $\cdots$  Y05 ON  $\rightarrow$  B305 ON

[When B305 (Y05) is ON, B105 (X05) turns OFF.]

| Y0 (Remote terminal No.)<br>1's send request signal)<br>T0<br>T0<br>(ON when the allow-<br>able communica-<br>tion time set by the<br>user is exceeded.)<br>Execute the AD61C initial setting again. | Allowable communication time is set by the user.<br>(When communication does not complete)<br>within the set time, it is regarded as an error<br>and data clear processing in executed.)<br>Command clear processing in the<br>AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU com-<br>munication request entry area when the allow-<br>able communication time is exceeded.<br>SUB H0<br>MINI-S3 master module head I/O number<br>upper 2-digit specification<br>LEDC D100<br>D100, D101<br>Data are entered to T, C, D, W<br>when "1" is set to the lower<br>bit position of the terminal<br>number to be cleared. (Occu-<br>pies 2 words) |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                      | (Example)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                      | b15 b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                                                                                                                                                                                                      | D100 $\rightarrow$ $1$ $1$ $1$ $1$ $1$ $1$ $1$ $1$ $1$ $1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                      | 14 13 12 11 10 9 ← Terminal No. 9 to No. 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                      | 5-18                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |





The reset status detection is reset and command data in the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU communication request entry area are cleared.

With B105 (X05) ON by reset operations, MINI-S3 master module receive data clear processing ("1" written to the buffer memory) is executed.

The master module is cleared so that communication can be executed again. However, the contents of the receive data area will not be cleared.

At the completion of clear (X23 ON), the clear request (Y23) turns OFF and at the same time X23 turns OFF.



## 5.5.2 Example 1-phase/2-phase input counting programs

- (1) Example counting programs for 1-phase/2-phase inputs are explained below.
  - The settings for the AD61C, MINI-S3 master module, and AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU are as described in Section 5.5. (I/O signals are assigned to B100 to B4FF by parameter automatic refresh setting.)
  - CH1 is used.
  - 1-phase is specified for the pulse input. (The 2-phase setting is entered in the "operation" column below.)
  - Decrement count is set.
  - The external coincidence signal's output is enabled.
  - Preset is not executed by the external input. (Count start/ stop can be executed by the external input.)
  - The counter present value is not preset.
  - The ring counter function is not used.
- (2) The following example program is explained: initial setting, coincidence signal reset, preset, count start, coincidence processing, present value read, error detection/error code read, error code reset, data clear processing by reset operations.
- (3) The operation items of the program order are explained in the "flow" column.
- (4) The example program is explained in the "Operation" column.
- (5) Initial setting values of the example program are written to the AD61C's buffer memory in batch.
- (6) Since the AD61C goes to the initial state when the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU is reset or the AD61C's reset switch is turned ON, execute initial setting again.



# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE





# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE







#### 5.5.3 Example program for setting set value and preset value data

Based on the example sequence program of Section 5.5.2, the example program in which the set value and preset value are fetched by the external digital switch and written to the AD61C is shown.

The necessary program is obtained by replacing sequences from (1) initial setting to (3) preset command of Section 5.5.2 with the following sequences.



# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE





- \*1: Set the set value and preset value to double the number of pulses for 1-phase inputs and to 4 times for 2-phase inputs.
- \*2: Clear the coincidence signal output enable flag before writing set value. (The counter value and set value might coincide when set value data is being written and therefore the coincidence signal should not be output externally.)
- \*3: Execute coincidence signal reset after set value write and set the coincidence signal output enable flag.



# 5.5.4 Example preset program by external input

Based on the example sequence programs of Sections 5.5.2 and 5.5.3, an example program in which the preset command is executed from the external input terminal (PRST terminal) is shown below.

An example program is obtained by replacing

(3) preset command program of Section 5.5.2 and

(4) preset command program of Section 5.5.3 with the

following sequences.

| Flow                                    | Sequence Program                                                                                                           | Operation                                                                                                                                                                                                                                                                                                           |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Preset com-<br>mand (external<br>input) | External preset request detection reset instruction          B11A       B11B         SET       B31B         B11A       RST | When external preset request detection [B11A (X1A)] and preset complete [B11B (X1B)] by external input are ON, CH1 external preset request detection reset [B31B (Y1B)] is turned ON and the external preset request detection signal [B11A (X1A)] is reset:<br>When B11A (X1A) is turned OFF, B31B (Y1B) is reset. |

# CAUTION

- (1) In preset operations by external input, if the preset signal is input to the external terminal (PRST terminal), the external preset request detection B11A (X1A) is turned ON at the preset input's rising edge and the buffer memory internal preset value is preset to the counter value. (See Section 3.4 for details.)
- (2) When presetting by external input, reset the external preset request detection each time preset is completed. The next external input is allowed after the external preset request detection is reset.
- (3) If the external preset request detection B11A (X1A) is ON, preset by external input and preset command B319 (Y19) by the sequence program cannot operate.
- (4) If preset by external input terminal (PRST terminal) is not to be executed, execution of the above program is not necessary.


### 5.5.5 Example program of counter present value preset

An example program in which the counter present value, before the AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU is turned OFF or at count end, is read and counting continues by presetting the read present value before starting the next counting is shown below.

This example program is explained according to the following conditions.

- Settings for the AD61C, MINI-S3 master module and AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU are as described in Section 5.5.
- CH1 is used.
- 1-phase is specified for the pulse input.
- Increment count is specified.
- The external coincidence signal output is enabled.
- The total number of pulses for the set value is 50,000 (25,000×2). The first preset value is 0 (default value).
- The ring counter function is not used.



# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE







### 5.5.6 Example program of ring counter function

An example program in which ring count is executed by turning ON the ring counter switch is shown below.

This example program is explained according to the following conditions.

- The settings for the AD61C, MINI-S3 master module , and AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU are as described in Section 5.5.
- CH1 of the AD61C ring counter setting switch is turned ON.
- Only CH1 buffer memory is used and 1-phase is specified for the pulse input.
- Decrement count is specified.
- The external coincidence signal output is enabled.
- Preset is not executed by the external input.
- · Count start/stop can be executed by the external input.
- The set value is 0 and the number of pulses for the preset value is 1000 (500 $\times$ 2).



# 5. HOW TO LINK AnSH/A2US(H)/Q2AS(H)/AnA/AnU/QnACPU AND MINI-S3 MASTER MODULE





\*1: When using the ring counter function, be sure to reset the counter coincidence signal (X19). If X19 is left ON, the next preset cannot be executed.



### 5.5.7 Programs when 2 channels are used

Programs using 2 channels are explained.

- (1) A CH2 example program is created in the same way as CH1 example programs in Sections 5.5.2 to 5.5.6.
- (2) The execution content program of CH2 is added as indicated below following the order of the example program Flow.
- (3) Regarding FROM/TO instructions to be executed for AD61C buffer memory, read/write is possible in batch in the range which the buffer memory can be specified. (See **REMARK**)
- (4) FROM/TO instructions can be used for each buffer memory address.
- (5) See Sections 5.3 and 5.4 regarding CH2 I/O signals and buffer memory addresses.

REMARK

• The program which writes CH1 and CH2 initial settings in batch is shown below.





- See Section 4 for link with the A2CCPU.
- See Section 5 for link with the AnACPU/AnUCPU.
- (Link described in this section can also be used.)

## 6.1 System Configuration

### 6.1.1 Overall configuration

The overall configuration of the AD61C using MELSECNET/MINI-S3 is shown below.



16KROM Character generator ROM

6

Character generator ROM

16KROM

manual for each of them.



### 6.1.2 Applicable system

The AD61C can be linked to the following CPUs via the MINI-S3 master module.

The MINI-S3 master module can be loaded into any slot and linked with the AD61C with the exception of (1) and (3) below. The number of device panels is unlimited.

- (1) If the AD61C is loaded into an extension base unit (A55B, A58B) without a power supply module, the power capacity may be insufficient. Avoid loading as long as possible. If it is necessary to load, select power supply modules and extension cables with the power capacity of the main base unit's power supply module and extension cable voltage drops in mind. For details, see each CPU user's manual.
- (2) The MINI-S3 master module cannot be loaded into the last slot of the 7th extension of the A3CPU (P21/R21).
- (3) In a MELSECNET data link system, loading is possible to both a master station and a local station. The MINI-S3 master module cannot be used for a remote I/O station.
- (4) In a MELSECNET/10 network system, the AD61C can be loaded to either a control station or a normal station. It is not applicable to a remote I/O station.



#### 6.1.3 Cautions on constructing the system

(1) The software version shown below on the front of the AJ71PT32-S3 unit must be "C" or after to use the AD61C. The module of software version "A, B" or "no" software version indication cannot be used.



- (2) When using the AD61C in the MELSECNET/MINI-S3 data link system, use twisted pair cables.
- (3) Since each AD61C occupies 4 stations (a total of 32 I/O points), be careful when assigning I/O signals.
- (4) When using the AD61C, set the MINI-S3 master module as follows.
  - a) Set the "jumper for mode selection" of the AJ71PT32-S3 to the extension mode (occupying 48 I/O points) of "48."
  - b) Create the initial data ROM for the MINI-S3 master module extension mode (occupying 48 I/O points) by the SW0GP-MINIP and install it. For remote terminal data setting at creation of the initial ROM, set the AD61C protocol to 4: MINI STANDARD PROTOCOL.
  - c) For details, see each of the manuals below.
     AJ71PT32-S3,AJ71T32-S3,A1SJ71PT32-S3,A1SJ71T32-S3 type MELSECNET/MINI-S3 Master Module User's Manual
    - SW0GP-MINIP Operating Manual
- (5) The AD61C requires a 24 VDC power supply. When supplying power from one power supply to multiple AD61Cs or to the link I/O modules, select cables and perform wiring taking voltage drops into consideration.

To calculate the receiving port voltage, see **REMARK** in Section 4.1.2.

6-3



# 6.2 Data Communication Processing

## **6.2.1 Communication method**





- \*1: I/O signal communication between the ACPU and the MINI-S3 master module is executed. (I/O communication processing of communication start, error detection, etc.)
- \*2: Input signal communication between the ACPU and the MINI-S3 master module , and between the MINI-S3 master module and the AD61C is executed. For details, see "I/O signal processing" in Section 6.2.2.
- \*3: Data communication between the ACPU and the MINI-S3 master module , and between the MINI-S3 master module and the AD61C is executed. For details, see "buffer memory data processing" in Section 6.2.3.



### 6.2.2 I/O signal processing

I/O signals (X, Y) of the AD61C to PC CPU are processed via the MINI-S3 master module buffer memory.

 The I/O signal processing method between the MINI-S3 master module buffer memory and the AD61C is shown below. (The AD61C station number is set to 01.)



\*1: Addresses 10 to 41 ..... Send data area for batch refresh Addresses 110 to 141 ..... Receive data area for batch refresh

- a) Output (Y) signal (communication order from ① to ②)
  - By using the sequence program's TO instruction, the ACPU writes data to the MINI-S3 master module batch refresh send data area.
  - The MINI-S3 master module writes the send data to the AD61C output signal area.
- b) Input (X) signal (communication order from (3) to (4))
  The MINI-S3 master module always communicates with the AD61C and stores the AD61C input signal data in the batch refresh receive data area.
  - By using the sequence program's FROM instruction, the ACPU reads data from the MINI-S3 master module receive data area.



### 6.2.3 Buffer memory data processing

The AD61C buffer memory data are processed by a sequence program via the MINI-S3 master module buffer memory.

 Data processing for MINI-S3 master module and AD61C buffer memory is shown below. Setting is AD61C station number 01, and the communication area of the remote terminal No. 1's 1st unit (by initial ROM).



- a) Write to the AD61C buffer memory (communication order from 1) to 2)
  - By using the sequence program's TO instruction, the ACPU writes data to the MINI-S3 master module send area.
  - The MINI-S3 master module writes to the AD61C buffer memory when the send request signal (Y0) is set.
- b) Read from the AD61C buffer memory (communication order from (3), (4) to (5))
  - By using the sequence program's TO instruction, the ACPU writes (read request, head address, number of words to be read) to the MINI-S3 master module send area.
  - With the send request signal (Y0) set, the MINI-S3 master module reads the data of the specified number of words to be read from the AD61C buffer memory specified head address according to the send data by the TO instruction.

Then the MINI-S3 master module stores the data to the receive area and turns ON the send complete signal (X0).

• The receive data are read from the MINI-S3 master module receive area by the sequence program's FROM instruction when the send complete signal (X0) is ON.



### c) Processing timing



#### 6.2.4 Processing time

The processing time required to write data to and read data from the AD61C buffer memory is shown below.

(1) Write processing time (Tw)

Tw = {(number of data written) +  $\underset{*1}{8}$  × t +  $\underset{*2}{10}$  + (ACPU scan time) × 3 [ms]

(2) Read processing time  $(T_R)$ 

TR = {(number of data read) + 9} × t + 10 + (ACPU scan time) × 3 [ms]

(3) "t" is the I/O refresh time.

It varies according to the number and type of connected remote module stations.

Calculation of the I/O refresh time is shown below.

| Mode      | <b>Operation Mode Setting</b>                | I/O Refresh Time (ms)                                  |
|-----------|----------------------------------------------|--------------------------------------------------------|
|           | Automatic return enable (0)                  | $t=0.66+(0.044\times R)+(0.95\times B)+(0.95\times T)$ |
| Extension | Automatic return disable (1)                 | $t=0.54+(0.058\times R)+(0.25\times B)+(0.95\times T)$ |
| mode      | Communication stop<br>at error detection (2) | t=0.54+(0.051×R)+(0.25×B)+(0.95×T)                     |

R: Total number of remote stations

- B: Number of AJ35PTF-128DTs
- T: Number of remote terminal units

# POINT

- (1) Count start/stop by external input, preset, and the counter coincidence signal by external output respond in less than 10 msec.
- (2) To increase the processing time responsiveness of sequence operations, use external I/O signals.

#### REMARK

- 1) \*1: Number of system data communications between master module and AD61C
- 2) \*2: A61C internal processing time



### 6.3 I/O Signals to the Sequencer CPU

# 6.3.1 AD61C I/O signals

I/O signals when the AD61C station No. is 01 (X/Y00 to X/Y1F) are shown below.

(1) Input signals (Signal direction: AD61C  $\rightarrow$  ACPU)

| Devic                                | e No. | Ginnel                                          |                                                                                                                                                                                     |  |
|--------------------------------------|-------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| CH1                                  | CH2   | Signal                                          | Operation Status                                                                                                                                                                    |  |
| X00<br>to<br>X04                     |       | (Unused)                                        |                                                                                                                                                                                     |  |
| X                                    | 05    | Reset status<br>detection                       | <ul> <li>Latched upon AD61C power application or<br/>when reset switch is ON.</li> <li>When reset status detection reset (Y05) is<br/>turned ON, X05 turns OFF.</li> </ul>          |  |
| X06<br>to (Unused)<br>X17            |       |                                                 |                                                                                                                                                                                     |  |
| X18                                  | X1C   | CH1/CH2 counter value comparison                | <ul> <li>ON: Counter value=set value.</li> <li>OFF: Counter value<set li="" value.<=""> </set></li></ul>                                                                            |  |
| X19                                  | X1D   | CH1/CH2 counter<br>value coincidence            | <ul> <li>Latched if counter value=set value.</li> <li>When the coincidence signal reset command<br/>(Y18, Y1C) is turned ON, X19 and X1D turn<br/>OFF.</li> </ul>                   |  |
| X1A                                  | X1E   | CH1/CH2 external<br>preset request<br>detection | When the external preset request detection                                                                                                                                          |  |
| X1B X1F CH1/CH2 preset<br>completion |       |                                                 | <ul> <li>Latched at the completion of preset when the preset command (Y19, Y1D) is ON.</li> <li>When the preset command (Y19, Y1D) is turned OFF, X1B and X1F turns OFF.</li> </ul> |  |



| (2 | ) Output | signals | (Signal | direction: | ACPU → | AD61C) |
|----|----------|---------|---------|------------|--------|--------|
|----|----------|---------|---------|------------|--------|--------|

| Devic            | e No.         | 0                                                     |                                                                                                                                                                                                                                                   |
|------------------|---------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CH1              | CH2           | Signal                                                | Operation Status                                                                                                                                                                                                                                  |
| Y00<br>to<br>Y04 |               | (Unused)                                              | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                             |
| Y                | 05            | Reset of reset<br>status detection                    | <ul> <li>When reset status detection reset (Y05) is<br/>turned ON, preset status detection (X05)<br/>turns OFF.</li> <li>When X05 is OFF, Y05 turns OFF.</li> </ul>                                                                               |
| t                | 06<br>o<br>17 | (Unused)                                              |                                                                                                                                                                                                                                                   |
| Y18              | Y1C           | CH1/CH2<br>coincidence signal<br>reset command        | <ul> <li>If the coincidence signal reset command<br/>(Y18, Y1C) is turned ON, the counter coinci-<br/>dence signal (X19, X1D) and the external<br/>output (EQU) turn OFF.</li> <li>When X19 and X1D are OFF, Y18 and Y1C<br/>turn OFF.</li> </ul> |
| Y19              | Y1D           | CH1/CH2 preset<br>command                             | <ul> <li>At the rising edge from OFF to ON of the preset command (Y19, Y1D), the preset value is written.</li> <li>At the completion of preset (X1B, X1F), Y19 and Y1D turn OFF.</li> </ul>                                                       |
| Y1A              | Y1E           | CH1/CH2 count<br>enable                               | <ul> <li>When count enable (Y1A, Y1E) is turned ON, counting is enabled.</li> <li>When count enable (Y1A, Y1E) is turned OFF, counting is disabled.</li> </ul>                                                                                    |
| Y1B              | Y1F           | CH1/CH2 external<br>preset request<br>detection reset | <ul> <li>When external preset request detection reset<br/>(Y1B, Y1F) is turned ON, external preset<br/>request detection (X1A, X1E) turns OFF.</li> <li>When X1A and X1E are OFF, Y1B and Y1F<br/>turn OFF.</li> </ul>                            |



### 6.3.2 MINI-S3 master module I/O signals

I/O signals between the MINI-S3 master module and the ACPU in the extension mode are used when accessing the AD61C buffer memory.

For details about the I/O signals, see the MELSECNET/MINI-S3 Master Module User's Manual.

The list of I/O signals in the extension mode is shown below. "n" in the Device No. column of the table is the master module head I/O number. It is determined by the number of I/O points of the I/O modules loaded into the master module's front slot and by the master module's position.

Example: When the master unit head I/O number is "X/Y20" X (n+0) to X (n+2F)=X20 to X4F Y (n+0) to Y (n+2F)=Y20 to Y4F

| Device No. | Signal                           |                          | Device No. | Si                               | gnal                     |
|------------|----------------------------------|--------------------------|------------|----------------------------------|--------------------------|
| X (n+0)    | Send complete signal             | For remote terminal unit | Y (n+0)    | Send complete signal             | For remote terminal unit |
| X (n+1)    | Read request signal              | No. 1                    | Y (n+1)    | Read request signal              | No. 1                    |
| X (n+2)    | Send complete signal             | For remote terminal unit | Y (n+2)    | Send complete signal             | For remote terminal unit |
| X (n+3)    | Read request signal              | No. 2                    | Y (n+3)    | Read request signal              | No. 2                    |
| X (n+4)    | Send complete signal             | For remote terminal unit | Y (n+4)    | Send complete signal             | For remote terminal unit |
| X (n+5)    | Read request signal              | No. 3                    | Y (n+5)    | Read request signal              | No. 3                    |
| X (n+6)    | Send complete signal             | For remote terminal unit | Y (n+6)    | Send complete signal             | For remote terminal unit |
| X (n+7)    | Read request signal              | No. 4                    | Y (n+7)    | Read request signal              | No. 4                    |
| X (n+8)    | Send complete signal             | For remote terminal unit | Y (n+8)    | Send complete signal             | For remote terminal unit |
| X (n+9)    | Read request signal              | No. 5                    | Y (n+9)    | Read request signal              | No. 5                    |
| X (n+A)    | Send complete signal             | For remote terminal unit | Y (n+A)    | Send complete signal             | For remote terminal unit |
| X (n+B)    | Read request signal              | No. 6                    | Y (n+B)    | Read request signal              | No. 6                    |
| X (n+C)    | Send complete signal             | For remote terminal unit | Y (n+C)    | Send complete signal             | For remote terminal unit |
| X (n+D)    | Read request signal              | No. 7                    | Y (n+D)    | Read request signal              | No. 7                    |
| X (n+E)    | Send complete signal             | For remote terminal unit | Y (n+E)    | Send complete signal             | For remote terminal unit |
| X (n+F)    | Read request signal              | No. 8                    | Y (n+F)    | Read request signal              | No. 8                    |
| X (n+10)   | Send complete signal             | For remote terminal unit | Y (n+10)   | Send complete signal             | For remote terminal unit |
| X (n+11)   | Read request signal              | No. 9                    | Y (n+11)   | Read request signal              | No. 9                    |
| X (n+12)   | Send complete signal             | For remote terminal unit | Y (n+12)   | Send complete signal             | For remote terminal unit |
| X (n+13)   | Read request signal              | No. 10                   | Y (n+13)   | Read request signal              | No. 10                   |
| X (n+14)   | Send complete signal             | For remote terminal unit | Y (n+14)   | Send complete signal             | For remote terminal unit |
| X (n+15)   | Read request signal              | No. 11                   | Y (n+15)   | Read request signal              | No. 11                   |
| X (n+16)   | Send complete signal             | For remote terminal unit | Y (n+16)   | Send complete signal             | For remote terminal unit |
| X (n+17)   | Read request signal              | No. 12                   | Y (n+17)   | Read request signal              | No. 12                   |
| X (n+18)   | Send complete signal             | For remote terminal unit | Y (n+18)   | Send complete signal             | For remote terminal unit |
| X (n+19)   | Read request signal              | No. 13                   | Y (n+19)   | Read request signal              | No. 13                   |
| X (n+1A)   | Send complete signal             | For remote terminal unit | Y (n+1A)   | Send complete signal             | For remote terminal unit |
| X (n+1B)   | Read request signal              | No. 14                   | Y (n+1B)   | Read request signal              | No. 14                   |
| X (n+1C)   |                                  |                          | Y (n+1C)   |                                  |                          |
| X (n+1D)   | ()                               | and)                     | Y (n+1D)   | 1                                |                          |
| X (n+1E)   | (Unused)                         |                          | Y (n+1E)   | -                                |                          |
| X (n+1F)   |                                  |                          | Y (n+1F)   | (Un                              | used)                    |
| X (n+20)   | Hardware error                   |                          | Y (n+20)   |                                  |                          |
| X (n+21)   | MINI-S3 link communicati         | on in progress           | Y (n+21)   |                                  |                          |
| X (n+22)   | (Unu                             | sed)                     | Y (n+22)   |                                  |                          |
| X (n+23)   | Receive data clear comple        | ete (for the AJ35PTF-R2) | Y (n+23)   | Receive data clear reque         | st (for the AJ35PTF-R2)  |
| X (n+24)   | Remote terminal unit erro        | or detection             | Y (n+24)   | Remote terminal unit err         | or detection reset       |
| X (n+25)   | Test mode                        |                          | Y (n+25)   |                                  |                          |
| X (n+26)   | MINI-S3 link error detection     |                          | Y (n+26)   | (Un                              | used)                    |
| X (n+27)   | MINI-S3 link communication error |                          | Y (n+27)   | 1                                |                          |
| X (n+28)   | ROM error                        |                          | Y (n+28)   | MINI-S3 link communication start |                          |
| X (n+29)   |                                  |                          | Y (n+29)   |                                  | used)                    |
| X (n+2A)   |                                  |                          | Y (n+2A)   | FROM/TO instruction res          |                          |
| X (n+2B)   | (Unused)                         |                          | Y (n+2B)   | Error station data clear s       | specification            |
| X (n+2C)   |                                  |                          | Y (n+2C)   | Buffer memory channel            | switching                |
| X (n+2D)   |                                  |                          | Y (n+2D)   | Error reset                      |                          |
| X (n+2E)   |                                  |                          | Y (n+2E)   | ////                             | used)                    |
| X (n+2F)   |                                  |                          | Y (n+2F)   | (0)                              | 1000)                    |

I/O signal List in the Extension Mode



# 6.4 Buffer Memory Assignment

# 6.4.1 AD61C buffer memory

The AD61C does not have battery backup. When power is turned OFF or when the AD61C is reset, the buffer memory will be cleared (initialized).

When the ACPU is reset, the coincidence signal output enable flag of CH1, CH2 (CH1=2, CH2=9) will be initialized.

| Address<br>(decimal) | Name                                            | Description                                                                                                               | Read/Write<br>(FROM/TO) | lnitial<br>Value |
|----------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|
| 0                    | CH1 mode register                               | <ul> <li>1 or 2-phase input specification</li> <li>See (1) for data to be specified.</li> </ul>                           | TO<br>(FROM)            | 18               |
| 1                    | CH1 operation count specification               | <ul> <li>Increment/decrement specification</li> <li>See (2) for data to be specified.</li> </ul>                          | то                      | 0                |
| 2                    | CH1 coincidence<br>signal output<br>enable flag | <ul> <li>Specification when coincidence signal is output to outside</li> <li>See (3) for data to be specified.</li> </ul> | то                      | · 0              |
| 3                    | CH1 set value                                   | <ul> <li>Storage of higher and middle<br/>digit data of set value</li> </ul>                                              | то                      |                  |
| 4                    |                                                 | <ul> <li>Storage of lower digit data of<br/>set value</li> </ul>                                                          | (FROM)                  |                  |
| 5                    | CH1 preset value                                | <ul> <li>Storage of higher and middle<br/>digit data of preset value</li> </ul>                                           | то                      | 0                |
| 6                    | Citi preset value                               | <ul> <li>Storage of lower digit data of<br/>preset value</li> </ul>                                                       | 20                      | U                |
| 7                    | CH2 mode register                               | <ul> <li>1 or 2-phase input specification</li> <li>See (1) for data specified.</li> </ul>                                 | TO<br>(FROM)            | 18               |
| 8                    | CH2 operation count specification               | <ul> <li>Increment/decrement specification</li> <li>See (2) for data specified.</li> </ul>                                | то                      | 0                |
| 9                    | CH2 coincidence<br>signal output<br>enable flag | <ul> <li>Specification when coincidence signal is output to outside</li> <li>See (3) for data to be specified.</li> </ul> | то                      | 0                |
| 10                   | CH2 set value                                   | <ul> <li>Storage of higher and middle<br/>digit data of set value</li> </ul>                                              | то                      |                  |
| 11                   |                                                 | <ul> <li>Storage of lower digit data of<br/>set value</li> </ul>                                                          | (FROM)                  |                  |
| 12                   | CH2 preset value                                | <ul> <li>Storage of higher and middle<br/>digit data of preset value</li> </ul>                                           | то                      | 0                |
| 13                   | Chiz preset value                               | <ul> <li>Storage of lower digit data of<br/>preset value</li> </ul>                                                       | 10                      | U .              |
| 14                   |                                                 | <ul> <li>Storage of higher and middle<br/>digit data of present value</li> </ul>                                          |                         | /                |
| 15                   | CH1 present value                               | <ul> <li>Storage of lower digit data of<br/>present value</li> </ul>                                                      |                         |                  |
| 16                   |                                                 | <ul> <li>Storage of higher and middle<br/>digit data of present value</li> </ul>                                          | FROM                    |                  |
| 17                   | CH2 present value                               | <ul> <li>Storage of lower digit data of<br/>present value</li> </ul>                                                      |                         |                  |
| 18                   | Error code                                      | <ul> <li>Storage of the error code of the<br/>first error</li> </ul>                                                      | -                       |                  |

Memory buffer assignment is shown below.



(1) Mode register's written data (CH1=0, CH2=7)

|                 | Written data | Initial value |
|-----------------|--------------|---------------|
| Used by 1-phase | 8            | 18 (2-phase)  |
| Used by 2-phase | 18           | To (z-phase)  |

(Caution)

If data other than 8, 18 are written, an error occurs. The error code will be set to address 18 and counting controlled by the initial value.

(2) Decrement count command's written data (CH1=1, CH2=8) Valid only for 1-phase inputs.

|                               | Written data | Initial value |  |
|-------------------------------|--------------|---------------|--|
| Decrement count specification | 1            | 0 ((normost)  |  |
| Increment count specification | 0            | 0 (Increment) |  |

(Caution)

Data written are valid only for the lower 1 bit. The upper 15 bits will be ignored.

 (3) Coincidence signal output enable flag's written data (CH1=2, CH2=9)

|         | Written data | Initial value |  |
|---------|--------------|---------------|--|
| Enable  | 1            |               |  |
| Disable | O            | 0 (disabled)  |  |

(Caution)

Written data are valid only for the lower 1 bit. The upper 15 bits will be ignored.

# POINT

Since increment/decrement count of phases A and B of a 2-phase input will automatically be determined, the contents of the buffer memory will be invalid.



# 6.4.2 MINI-S3 master module buffer memory

There are communication (send/receive) data addresses for the MINI-S3 master module buffer memory according to dedicated read/write instructions between the MINI-S3 master module and the ACPU.

The assignment of buffer memory addresses which automatically communicate with the AD61C is shown below.

For details of the buffer memory, see the MELSECNET/MINI-S3 Master Module User's Manual.

| Addres<br>(decima      |                                          | Content                                                                                                                            | PC CPU Read/write<br>Enable/disable    |
|------------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| 0                      | Total number of<br>remote stations       | The range of the station numbers of all connected remote units is set.                                                             |                                        |
| 1                      |                                          | The number of retries at communication error occurrence is set.                                                                    |                                        |
| 4                      | (Unused)<br>Line error check             |                                                                                                                                    |                                        |
|                        | (Unused)                                 | Used to confirm line faulty areas.                                                                                                 | Read/write enable                      |
| 1                      |                                          |                                                                                                                                    |                                        |
| 1 to                   | Batch refresh send data                  | Data output to the batch refresh type remote I/O module are written.                                                               |                                        |
| <b>、</b>               | (Unused)                                 |                                                                                                                                    | ·····                                  |
| 7(<br>tc<br>77         | Remote unit's card data                  | Each connected remote unit's type is stored.                                                                                       | Read only                              |
|                        | (Unused)                                 |                                                                                                                                    |                                        |
| 90<br>to<br>93         | Accumulation faulty                      | Station numbers of remote units which are in communication error are stored. (Detection status is retained until reset.)           | Read/write enable                      |
|                        | (Unused)                                 |                                                                                                                                    | ·· · · · · · · · · · · · · · · · · · · |
| 10<br>to<br>10         | Faulty station detection                 | Station number of remote unit which is in communication error is stored. (Communication status is always updated.)                 |                                        |
|                        | (Unused)                                 |                                                                                                                                    |                                        |
| 10                     | 7 Communication<br>error code            | The cause of the MINI-S3 link communication error signal being ON is stored.                                                       |                                        |
| 10                     | 8 Error detection code                   | The accumulated number of times the MINI-S3 link error detection<br>turns ON is stored.                                            |                                        |
|                        | (Unused)                                 |                                                                                                                                    |                                        |
| 2 { 11<br>2 { to<br>14 | Batch refresh receive data               | Input data from batch refresh type remote I/O module are stored.                                                                   |                                        |
| ·                      | (Unused)                                 |                                                                                                                                    | Read only                              |
| 16                     | 0 Line error retry counter               | The number of executions of retry processing when communication<br>with all remote units is disabled by line error is stored.      | noud only                              |
| 16<br>to<br>19:        | Retry counter                            | The number of times retry processing to faulty stations is executed is stored.                                                     |                                        |
| /                      | (Unused)                                 |                                                                                                                                    |                                        |
| 19                     | faulty stations                          | The station number of the remote terminal unit with which an error<br>has occurred is stored.                                      |                                        |
| 3 190<br>to<br>209     | Remote terminal                          | The cause of the remote terminal unit error detection signal [X (n+<br>24)] being ON is stored.                                    |                                        |
|                        | (Unused)                                 |                                                                                                                                    |                                        |
| 250<br>to<br>282       | Partial refresh station                  | Partial refresh type remote I/O module station No. and specification of the number of digits are written.                          |                                        |
|                        | (Unused)                                 |                                                                                                                                    |                                        |
| 300<br>to<br>363       | )<br>Partial refresh send data           | Data output to the partial refresh type remote I/O module are written.                                                             | Read/write enable                      |
|                        | (Unused)                                 |                                                                                                                                    | HEAR MILLE ENADLE                      |
| 598                    | Partial refresh accumulation             | Partial refresh type remote I/O module's input data received faulty station is stored. (Detection status is retained until reset.) |                                        |
| 599                    | Partial refresh input<br>error detection | Partial refresh type remote I/O module's input data received faulty station is stored. (Communication status is always undated.)   |                                        |
| 600<br>to<br>663       | Partial refresh                          | Partial refresh type remote I/O module's input data are stored.                                                                    | Read only                              |

\*1: Output signal data write area to the AD61C

\*2: Store area of the input signal data from the AD61C

\*3: Area which stores station number and error code when an AD61C error occurs. (See Section 8.1 for error codes.)





[Y (n+2C) at OFF]

[Y (n+2C) at ON]

\*4: Clear processing area of receive data by the AD61C reset operation \*5: Buffer memory area for AD61C data transfer (1st module to 14th module)



## 6.5 Programming

Programming is explained below under the following setting conditions of ACPU, MINI-S3 master module, and AD61C.



#### REMARKS

When the MINI-S3 master module is loaded into slot 0 of the extension base of A0J2H/A0J2CPU, the upper 2 digits of the FROM/TO instruction head I/O number will be H10 because 64-point I/O numbers (100 to 13F) are occupied.

#### 6.5.1 Basic programs

Basic programs to the MINI-S3 master module are explained below.

# (1) I/O signal processing program



\*1: Since the A0J2CPU (P23/R23) and A1 to A3CPU (P21/R21) cannot use bit devices, use data register (D) to execute read/write.

Write command (initial setting)



# (2) Program to write to the buffer memory (a) MINI-S3 master module buffer memory write area details (1st unit's address)



- \*1 : Data content from the head addresses of units 2 to 14 is the same.
- (b) Write program

┫┠ PLS MO MO - 1 MOV K2 DO Write request (K2) is written to D0. The AD61C buffer memory head address speci-MOV KO D1 fication is 0. MOV **K**7 D2 7 words of data (buffer 0 to 6) are specified. ------ - -\_ \_ \_ MOV К8 D3 CH1 mode register 1-phase specification MOV Κ1 D4 CH1 decrement counter specification CH1 coincidence signal output enable MOV K1 D5 . 7 words of data \*1 specifica tion (D3 to D9) DMOV K10 D6 CH1 set value specification (D6, D7) \*1 DMOV K10000 D8 CH1 preset value specification (D8, D9) ι\_ \_ \_ \_ \_ \_ \_ \_\_\_\_\_ то H0 K1600 D0 K10 10 words of data (D0 to D9) are written to the S3. Send request is set. (Written to the AD61C buffer SET Y0 X0 memory addresses 0 to 6) Send request is reset. (At the completion of send, RST YO X0 is ON, Y0 is reset, and X0 turns OFF.) At the completion of send (X0 ON), initial setting ends and the following count processing program is executed.

\*1 : Since there is no DMOV instruction for the A0J2CPU (P23/R23), use the MOV instruction.



(3) Read program from the buffer memory

 a) MINI-S3 master module buffer memory write and read area details (1st unit's address)



 1101
 Data (1)

 1102
 Data (2)

Data of the set number of words are stored sequentially from the AD61C buffer memory head address set by the read request.

\*1, \*2: Data content from the head addresses of units 2 to 14 is the same.

### b) Read program

The read conditions are set and written to the send area. At the completion of read, receive data are read from the receive area.



\*1: Since there is no FROMP instruction for the A0J2CPU (P23/R23), execute the FROM instruction by converting it a pulse instruction using an internal relay.



(4) Error detection program MINI-S3 master module buffer memory K195 (remote terminal unit faulty station) and K196 to K209 (remote terminal unit error code) are read.



- \*1: Since there is no pulse instructions for the A0J2CPU (P23/R23), convert FROM instruction to pulse instruction using the internal relay.
- \*2: With A0J2CPU (P23/R23) and A1 to A3CPU (P21/R21), read the data to data register (D).

| Error Code<br>(decimal) | Error Name             | Error Content                                             | Corrective Action                                                                             |
|-------------------------|------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------|
| 1                       | Set data error         | There is an error in the data set to the AD61C send area. | Set correct data.                                                                             |
| 6                       | WDT error              | AD61C is malfunctioning.                                  | Confirm the AD61C LED indicators<br>and correct following AD61C<br>troubleshooting procedure. |
| 8                       | Send area set error    | AD61C send area size is insuffi-<br>cient.                | Set the send area of the required<br>number of bytes as send data to<br>the AD61C.            |
| 9                       | Communication error    | Normal communication between                              | Noise Execute communica-<br>tion again.                                                       |
| 11                      |                        | the master module and the AD61C cannot be executed.       | <ul> <li>Check the AD61C for possible<br/>hardware error.</li> </ul>                          |
| 10                      | Receive area set error | AD61C receive area size is insufficient.                  | Set the receive area of the re-<br>quired number of bytes as receive<br>data from the AD61C.  |

a) The error code which is detected by MINI-S3 master module is shown below.

 b) In addition to the above error code, the error code which the AD61C detects is sent to the MINI-S3 master module and is stored in the MINI-S3 master module buffer memory. (For the AD61C error code, see Section 8.1.)



- (5) Data clear processing program by AD61C reset operations and allowable communication time over
  - (a) When the AD61C's front reset switch is operated during communication, it is necessary to write the initial data again after detecting the reset operation and clearing the MINI-S3 master module receive data by the sequence program.

If initial setting is not executed again after reset operations, the AD61C will not operate correctly.

- (b) The detection of the AD61C reset signal is executed by the device number assigned to AD61C I/O signals.
  - Reset status detection ····· X05 ON
  - Reset status detection ····· Y05 ON (When Y05 is ON, is reset X05 turns OFF.)
- (c) Reset signal read/write are executed according to Section 6.5.1 (1).



Allowable communication time is set by the user. (When communication does not complete within the set time, it is regarded to be error and data clear processing is executed.)

When B105 (X05) is turned ON by reset operation and if the allowable communication time has been exceeded, receive data clear processing ("1" written to buffer memory) is executed. (The master module is cleared so that communication can be executed again. However, the contents of the receive data area will not be cleared.)

At the completion of receive data clear (X23 ON), Y23 is reset.

The AD61C initial setting is executed again. [B105 (X05) is reset by initial setting.]

\*1 : Since there is no pulse TO instruction for the A0J2CPU (P23/R23), execute the TO instruction after converting it into pulse instruction using an internal relay.



#### 6.5.2 Example 1-phase/2-phase input counting programs

- (1) Example counting programs for 1-phase/2-phase inputs are explained below.
  - The settings for the AD61C and MINI-S3 master module are according to Section 6.5.
  - CH1 is used.
  - 1-phase is specified for the pulse input. (The 2-phase setting is entered in the "operation" column below.)
  - Decrement count is set.
  - The external coincidence signal's output is enabled.
  - Preset is not executed by the external input. (Count start/stop can be executed by the external input.)
  - The counter present value is not preset.
  - The ring counter function is not used.
- (2) The following example program is explained: I/O signal processing, initial setting, coincidence signal reset, preset, count start, coincidence processing, present value read, error detection/error code read, error code reset, receive data clear processing by reset operations.
- (3) The operation items of the program order are explained in the "flow" column.
- (4) The example program is explained in the "Operation" column.
- (5) Initial setting values of the example program are written to the MINI-S3 master module buffer memory in batch. (These can also be written to individual addresses.)
- (6) I/O signals are assigned to link relay (B) as shown below.
- (7) Since the AD61C goes to the initial state when the ACPU or the AD61C reset switch is turned ON, execute initial setting again.

| $\backslash$ | ACPU         | AD61C                        |
|--------------|--------------|------------------------------|
| Input        | B100 to B10F | X00 to X0F (Uses X05)        |
|              | B110 to B11F | X10 to X1F (Uses X18 to X1F) |
| Output       | B120 to B12F | Y00 to Y0F (Uses Y05)        |
|              | B130 to B13F | Y10 to Y1F (Uses Y18 to Y1F) |

### POINT

When the ACPU or the AD61C is reset, the AD61C will be reset. After resetting, be sure to execute initial setting for the AD61C.









# 6-22 -







# 6.5.3 Example program for setting set value and preset value data

Based on the example sequence program of Section 6.5.2, the example program in which the set value and preset value are fetched by the external digital switch and written to the AD61C is shown.

The necessary program is obtained by replacing sequences from (1) initial setting to (4) preset command of Section 6.5.2 with the following sequences.







- \*1 : Set the set value and preset value to double the number of pulses for 1-phase inputs and to 4 times for 2-phase inputs.
- \*2 : Clear the coincidence signal output enable flag before writing set value. (The counter value and set value might coincide when set value data is being written and therefore the coincidence signal should not be output externally.)
- \*3 : Execute coincidence signal reset after set value write and set the coincidence signal output enable flag.





\*1 : Set the set value and preset value to double the number of pulses for 1-phase inputs and to 4 times for 2-phase inputs.



### 6.5.4 Example preset program by external input

Based on the example sequence programs of Sections 6.5.2 and 6.5.3, an example program in which the preset command is executed from the external input terminal (PRST terminal) is shown below.

An example program is obtained by replacing (3) preset command program of Section 6.5.2 and (4) preset command program of Section 6.5.3 with the following sequences.



#### CAUTION

- In preset operations by external input, if the preset signal is input to the external terminal (PRST terminal), the external preset request detection B11A (X1A) is turned ON at the preset input's rising edge and the buffer memory internal preset value is preset to the counter value. (See Section 3.4 for details.)
- (2) When presetting by external input, reset the external preset request detection each time preset is completed. The next external input is allowed after the external preset request detection is reset.
- (3) If the external preset request detection B11A (X1A) is ON, preset by external input and preset command B139 (Y19) by the sequence program cannot operate.
- (4) If preset by external input terminal (PRST terminal) is not to be executed, execution of the above program is not necessary.



#### 6.5.5 Example program of counter present value preset

An example program in which the counter present value, before the ACPU is turned OFF or at count end, is read and counting continues by presetting the read present value before starting the next counting is shown below.

This example program is explained according to the following conditions.

- AD61C station number is set to "01" (occupying stations Nos. 1 to 4) and remote terminal number is set to "1".
- CH1 is used.
- 1-phase is specified for the pulse input.
- Increment count is specified.
- The external coincidence signal output is enabled.
- The total number of pulses for the set value is 50,000 (25,000 × 2). The first preset value is 0 (default value).
- The ring counter function is not used.









# 6.5.6 Example program of ring counter function

An example program in which ring count is executed by turning ON the ring counter switch is shown below.

This example program is explained according to the following conditions.

- AD61C station number is set to "01" (occupying stations Nos. 1 to 4) and remote terminal number is set to "1".
- CH1 of the AD61C ring counter setting switch is turned ON.
- Only CH1 buffer memory is used and 1-phase is specified for the pulse input.
- · Decrement count is specified.
- The external coincidence signal output is enabled.
- Preset is not executed by the external input.
- Count start/stop can be executed by the external input.
- The set value is 0 and the number of pulses for the preset value is 1000 (500  $\times$  2).







\*1 : When using the ring counter function, be sure to reset counter coincidence signal B119 (X19). If B119 (X19) is left ON, the next preset cannot be executed.


#### 6.5.7 Programs when 2 channels are used

Programs using 2 channels are explained.

- (1) A CH2 example program is created in the same way as CH1 example programs in Sections 6.5.2 to 6.5.6.
- (2) The execution content program of CH2 is added as indicated below following the order of the example program Flow.
- (3) Regarding FROM/TO instructions to be executed for buffer memory, read/write is possible in batch in the range which the buffer memory can be specified. (See REMARKS)
- (4) FROM/TO instructions can be used for each buffer memory address.
- (5) See Sections 6.3 and 6.4 regarding CH2 I/O signals and buffer memory addresses.
- (6) For I/O signal processing in the example program, CH1 and CH2 are treated simultaneously. Therefore, create programs using CH2 I/O signals.

REMARKS

• The program which writes CH1 and CH2 initial settings in batch is shown below.





### 7. INSTALLATION AND PRE-OPERATION SETTING PROCEDURES

Pre-operation procedures for the AD61C, the names and settings for each part of the AD61C, and the wiring method are explained in this section.

#### 7.1 Pre-operation Setting Procedures

Pre-operation setting procedures for the AD61C are explained below.





### 7.2 Handling Precautions

Handling precautions for the AD61C are explained below.

- (1) The case is aluminum diecast. However, since the LED display is made of resin and the printed circuit board is embedded in the case, protect it from impact.
- (2) Do not remove the printed circuit board from the case.
- (3) When wiring, be sure that no wire offcuts remain around the terminal block.
- (4) Tighten the terminal block's terminal screws (M3.5 screw) within a tightening torque range 68.6 to 98 (N  $\cdot$  cm).
- (5) Tighten the AD61C's installation screws (M4 screw) within a tightening torque range of 78.5 to 118.7 (N ⋅ cm).

### 7. INSTALLATION AND PRE-OPERATION SETTING PROCEDURES



### 7.3 Nomenclature



### 7. INSTALLATION AND PRE-OPERATION SETTING PROCEDURES



| No. | Name                                        |                                                                                                                                                         | Description                                                                                                                                             |
|-----|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | Station number setting switch               | <ul> <li>Sets the station number from 01 to 61 by rotary switch.</li> <li>Station 00 is a bypass function. (For details, see Section 7.4.1.)</li> </ul> |                                                                                                                                                         |
|     |                                             | LEDs for operating status indication                                                                                                                    |                                                                                                                                                         |
|     |                                             | LED                                                                                                                                                     | Confirmation                                                                                                                                            |
| 2   | CH1, CH2 operating status<br>indication LED | A (phase A pulse input<br>indication)                                                                                                                   | Lit when voltage is applied to phase A pulse input terminal                                                                                             |
|     |                                             | # B (phase B pulse input indication)                                                                                                                    | Lit when voltage is applied to phase B pulse input terminal                                                                                             |
|     |                                             | DEC (operation in prog-<br>ress indication)                                                                                                             | Lit at 1-phase decrement specification     Lit at 2-phase decrement specification                                                                       |
|     |                                             | ENABLE (count input en-<br>able)                                                                                                                        | • Lit when disable input is OFF and count enable is ON                                                                                                  |
|     |                                             | PRESET (external preset input detection)                                                                                                                | <ul> <li>Lit and latched when voltage is applied to preset input<br/>terminal</li> <li>OFF when external preset detection reset signal is ON</li> </ul> |
|     |                                             | EQU (external coincidence output operation in progress)                                                                                                 | <ul> <li>Lit when the counter value coincidence signal and the<br/>external output enable are ON</li> </ul>                                             |
| 3   | Operation state indicator<br>LED            | LEDs for operating status,                                                                                                                              | and error definition indication, etc.                                                                                                                   |
|     |                                             | LED                                                                                                                                                     | Confirmation                                                                                                                                            |
|     |                                             | RUN                                                                                                                                                     | <ul> <li>• ON: Normally running</li> <li>• Flicker: Write data error*<sup>1</sup></li> <li>• OFF: 24 VDC is off or WDT error*<sup>1</sup></li> </ul>    |
|     |                                             | LINK RUN                                                                                                                                                | • ON: Link is normal<br>• OFF: Link error is detected at power on. <sup>*1</sup>                                                                        |
|     |                                             | LINK ERR.                                                                                                                                               | <ul> <li>ON: Error is detected during link.<sup>*1</sup></li> <li>OFF: Link is normal</li> </ul>                                                        |
|     |                                             | *1: For error details, see                                                                                                                              | Sections 8.2 to 8.4.                                                                                                                                    |
| 4   | Ring counter setting switch                 | Switch for setting ring counter function (For details, see Section 7.4.2.)                                                                              |                                                                                                                                                         |
| 5   | Reset switch                                | AD61C hardware reset (initialization) switch                                                                                                            |                                                                                                                                                         |
| 6   | I/O terminal block                          | • Terminal block for data link cable wiring, 24 V power supply wiring, CH1, CH2 I/O wiring.<br>(For wiring details, see Sections 7.6 and 7.7.)          |                                                                                                                                                         |

7-4



### 7.4 Settings

#### 7.4.1 Station number settings

(1) Settings for the AD61C station number setting switches are explained below.

|                                                                                    | Setting                                                                                                                                                                                                                                                                               |  |
|------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| $ \begin{bmatrix} & 5 & 6 \\ & 1 & 0 & 0 \\ & & 0 & 0 \\ & & 0 & 0 \\ & & & 0 & 0$ | <ol> <li>(1) Switch of x 10 : Set 2nd digit of station number</li> <li>(2) Switch of x 1 : Set 1st digit of station number</li> <li>(3) Set station numbers in the range of 01 to 61. (4 stations/module)</li> <li>(4) Set station number 00 as a bypass function (relay).</li> </ol> |  |

- (2) This switch number is set to "00" at shipment.
- (3) For precautions about station number settings when connected to MELSECNET/MINI-S3, see the manuals below.
  - A2CCPU (P21-R21), A2CCPU-DC24V, A2CCPUC24(-PRF),A2CJCPU User's Manual
  - AJ71PT32-S3, AJ71T32-S3, A1SJ71PT32-S3, A1SJ71T32-S3

MELSECNET/MINI-S3 master module User's Manual

### 7.4.2 Ring counter settings

(1) Setting of the AD61C ring counter setting switch is explained below.

|                                | Setting                                                                                                                                                                      |
|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OFF ON<br>CH-1<br>CH-2<br>→ ON | <ol> <li>Remove the LED cover.</li> <li>Slide the switch in the ON position for the channel which uses the ring counter function.</li> <li>Install the LED cover.</li> </ol> |

- (2) This switch is set to OFF at shipment.
- (3) The LED cover is removed and installed as follows.
  - 1) Holding the LED cover, pull the case at the sides. If it does not readily detach, insert a regular screwdriver into the notch in the cover and pry it to detach the cover.
  - 2) To install, insert the cover horizontally while pressing the top of its sides.



7-5



### 7.5 Mounting Procedures

This section gives mounting procedures of the AD61C including mounting directions and use of the DIN rail adapter.

### 7.5.1 Mounting directions

- (1) The AD61C can be mounted in any direction (Front side must not face downward.)
- (2) Examples



#### 7.5.2 DIN rail adapter

This section describes specifications and handling instructions of the DIN rail adapter.

(1) Type • dimensions • weight

| Туре       | A6DIN2C                                               |
|------------|-------------------------------------------------------|
| Dimensions | 172 (6.77) $	imes$ 104 (4.09) $	imes$ 10 mm (0.39 in) |
| Weight     | 0.1kg                                                 |

#### (2) Handling instructions

- 1) Do not drop or give hard shocks to the DIN rail adapter since it is made of plastic.
- 2) Use 4 M4 screws of 10 mm to 14 mm (0.55 in. to 0.39 in.) long to fix a DIN rail adapter to a module. Torque range should be 78.5 to  $118.7N \cdot cm$ .

### (3) Fixing to the AD61C module





### 7.5.3 Mounting to the DIN rail

Installation to and removal from the DIN rail is explained below.

(1) Mounting procedure

After fixing the DIN rail adapter to the module, mount the module to the DIN rail as follows.

(a) Engage the hook of the adapter with the rail from above the rail.

(b) Push the module onto the rail and fix it in position.



(c) When two adapters with module are mounted to the rail side by side without leaving a clearance between them, a 4 mm (0.16 in.) clearance is allowed between the modules. (See Appendix 2. External Dimensions for dimensions of the DIN adapter.)

### (2) Removing procedure

Remove the module from the DIN rail as follows.

- (a) Pull down the bottom hook of the adapter using a screwdriver.
- (b) Pull the module away from the rail while pulling down the bottom hook.



7-7



### 7.6 Wiring of Data Link Cables

### 7.6.1 Handling instructions for twisted pair cables

Handle cables with special care.

- (1) Do not compress the cable with rigid and sharp-edged material.
- (2) Do not twist the cable extremely.
- (3) Do not tense strong the cable.
- (4) Do not step on the cable
- (5) Do not put things on the cable.
- (6) Do not damage the insulation of the cable.

#### 7.6.2 Link cable connections

Twisted pair cables are connected as shown below.



### POINT

Twisted pair cables must be connected so that they may not be influenced by noise or serge induction.

- (1) Do not lay the cables close to nor bind them together with main circuit wires, high-tension wires or load carrying wires. (allow 100 mm (3.94 in.) or more clearance)
- (2) When connecting to the remote module terminal block, allow maximum clearance between twisted pair cables and module power supply lines and I/O signal wires.
- (3) Do not use a part of twisted pair cables (such as one pair among 3 pairs) for power supply.



### 7.7 Connecting External Devices

#### 7.7.1 Wiring instructions

- (1) When using high speed pulse inputs, take the following precautions against noise in wiring.
  - a) Be sure to use shielded twisted pair cables. Also provide Class 3 grounding.
  - b) Do not run a twisted pair cable in parallel with power cables or other I/O lines which may generate noise. Run cables at least 150 mm (5.91 in.) away from the above described lines and over the shortest distance possible.
- (2) For 1-phase input, connect count input signal only to phase A; for 2-phase input, connect to phases A and B.
- (3) If the AD61C picks up pulse noises, it will miscount. Noise precautions are shown below.

Metal piping. Never run solenoid or inductive wiring through the same conduit. If sufficient distance cannot be provided between the high current line and input wiring, use shielded wire for the high current line.

Joint box

Encoder

ters, etc. (Also take care of wiring inside the panel.) VME AC motor

PC

Terminal

Inverter

block

Separate more than 150 mm from equipment such as inverAD61C



Distance between encoder and joint box should be as short as possible.If the distance from the AD61C to the encoder is too long an excessive voltage drop occurs. Therefore, measure the voltage during operation and check that the voltages are within the rated voltage of the encoder. If the voltage drop is large, increase the size of wiring or use as encoder of 24 VDC with less current consumption.

Ground twisted shield wire on the encoder side (joint box). (This is a connection example for 24 V

send load.)

Connect the encoder shield wire to the twisted pair shield wire inside the joint box. If the shield wire of the encoder is not grounded in the encoder, ground it inside the joint box as indicated by dotted line.

### POINT

Before applying power to the pulse generator, confirm that the power supply matches the voltage indication levels of phase A and B input terminals. Applying 24 V to a 5 V terminal will cause damage to pulse generator.

### 7.7.2 Wiring example for the connection with the open collector output pulse generator

(1) Connection of a 24 VDC pulse generator

MELSEC-





- 7-10



### 7.7.3 Voltage output pulse generator and wiring examples

### (1) Connection of 5 VDC pulse generator



### 7.7.4 Wiring example for the connection of a controller to external input terminals (DIS, PRST)

(1) Connection of a controller to AD61C external input terminals (DIS, PRST)

MELSEC



\*1: The interface for disable input and preset input is the same.

(2) Connection of source load (voltage output type)



### 7.7.5 Wiring examples at external output (EQU) terminal

To use the EQU terminal, the internal photocoupler should be activated. For this purpose, 10.2 to 30 V external power is necessary. Connection methods are as follows:





### 8. TROUBLESHOOTING

### 8.1 Error Code List

(1) If an error occurs (RUN LED blinking) when executing FROM/ TO instruction, the following error codes will be stored to buffer memory address 18. Correct as follows.

| Error Code | Error and Cause                                                                                                                                                                                                                                                                                     | Corrective Action                                                                     |
|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|
| 100        | <ul> <li>(Read error) 1. When the FROM instruction is executed, head address number of buffer memory address is address 19 or larger.</li> <li>2. An attempt is made to read words from the area exceeding address 19.</li> <li>3. An attempt is made to read write only buffer memory.</li> </ul>  | Confirm the sequence program and cor-<br>rect.                                        |
| 101        | <ul> <li>(Write error) 1. When the TO instruction is executed, head address number of buffer memory address is address 19 or larger.</li> <li>2. An attempt is made to write words to the area exceeding address 19.</li> <li>3. An attempt is made to write to read only buffer memory.</li> </ul> | Confirm the sequence program and cor-<br>rect.                                        |
| 102        | Commands other than read/write have been received.<br>Data has been rewritten due to noise.                                                                                                                                                                                                         | Execute communication again. Take prop-<br>er measures against noises.                |
| 103        | Number of read/write specified words 0 has been received.                                                                                                                                                                                                                                           | Execute communication again. Take prop-<br>er measures against noises.                |
| 104        | Data has been received when the FROM instruction is executed.                                                                                                                                                                                                                                       | Execute communication again. Take prop-<br>er measures against noises.                |
| 105        | The number of words written and the number of words received are different when the TO instruction is executed.                                                                                                                                                                                     | Execute communication again. Take prop-<br>er measures against noises.                |
| 1[]]0      | Values other than 8 or 18 have been written to the mode register (addresses 0 and 7). [[]] indicates the error-generating channel number.]                                                                                                                                                          | Confirm the sequence program and cor-<br>rect. (18 will be set as the default value.) |

- (a) When multiple errors occur, the AD61C stores the data error code of the first error detected by the AD61C and does not store subsequent errors.
- (b) The error code is reset by writing 0 to buffer memory address 18. (Written values other than 0 are ignored.)
- (c) When an error occurs, if error reset is executed without restoring the error, the AD61C restores normal state, the error code becomes 0, and the RUN LED is lit stopping blinking.

### POINT

- (1) When an AD61C error occurs, the A2CCPU stores a dedicated error code to special D.
- (2) When an AD61C error occurs, the MINI-S3 Master Module stores the faulty station and AD61C error code to the buffer memory.



### 8.2 RUN LED is Flickering/OFF

### (1) When flickering

| Check Item                                                                   | Corrective Action                                                                                              |  |
|------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| Is there data which can-<br>not not be written to or<br>read from the AD61C? | Read the AD61C error code, confirm using the error code list in Section 8.1, and correct the sequence program. |  |

### (2) When OFF

| Check item                                                         | Corrective Action                                                                                                                                                                                                                                                      |
|--------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Is the 24 VDC power supply charged?                                | • Turn ON the power supply.                                                                                                                                                                                                                                            |
| Is the 24 VDC within the rated voltage?                            | • Set the voltage to 15.6 to 31.2 V.                                                                                                                                                                                                                                   |
| Is the wiring correct?                                             | • Check for cut wires and erroneous wiring and correct.                                                                                                                                                                                                                |
| Is there a hardware error<br>detected (watchdog tim-<br>er error)? | <ul> <li>After confirming that the power supply is correct, turn it ON/OFF repeatedly. (Confirm whether or not the link hardware is faulty because of noise, etc.)</li> <li>If the LED is OFF, AD61C hardware is faulty. Consult Mitsubishi representative.</li> </ul> |

### 8.3 LINK RUN LED is OFF

| Check Item                         | Corrective Action                                                                                                                                                                                                                                                           |  |
|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Is the RUN LED lit?                | <ul> <li>When the RUN LED is flickering or OFF, correct according<br/>to Section 8.2.</li> </ul>                                                                                                                                                                            |  |
| Is a hardware error de-<br>tected? | <ul> <li>After confirming that the power supply is correct, turn it ON/OFF repeatedly. (Confirm whether or not the link hardware is faulty because of noise, etc.)</li> <li>If the LED is off, AD61C link hardware is faulty. Consult Mitsubishi representative.</li> </ul> |  |

### 8.4 LINK ERR.LED is ON

| Check item                                 | Corrective Action                                                                                                                                                                                                                                                                                                          |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Is the communication cable wiring correct? | <ul> <li>Confirm whether link data communication is disabled due<br/>to cable wire breakage, terminal block faulty connections<br/>or wiring faults, and correct.</li> <li>If the LED does not turn off when the wiring is correct,<br/>AD61C link hardware is faulty. Consult Mitsubishi repre-<br/>sentative.</li> </ul> |



### 8.5 Count Operations Do Not Execute

| Check Item                                                                                                            | Corrective Action                                                                                                                                                                                                                                                                                                    |
|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Are the RUN and LINK RUN LEDs lit?                                                                                    | <ul> <li>Correct according Sections 8.2 and 8.3 if they are flickering<br/>or OFF.</li> </ul>                                                                                                                                                                                                                        |
| ls the LINK ERR. LED<br>OFF?                                                                                          | <ul> <li>Correct according to Section 8.4 is the LINK ERR. LED is<br/>ON.</li> </ul>                                                                                                                                                                                                                                 |
| Is the external wiring of phases ∮ A and B cor-<br>rect?                                                              | • Check the external wiring and correct.                                                                                                                                                                                                                                                                             |
| Are phases ∳A and ∲B<br>LEDs lit by directly ap-<br>plying voltage to the<br>count input terminal?                    | <ul> <li>If yes, check the external wiring and pulse generator and correct.</li> <li>If no, AD61C hardware is faulty. Consult Mitsubishi representative.</li> </ul>                                                                                                                                                  |
| is the enable LED ON?                                                                                                 | <ul> <li>If it is OFF, correct the sequence program so that it is<br/>turned ON. (Turn OFF the disable input at external input<br/>terminal.)</li> </ul>                                                                                                                                                             |
| Do the set AD61C station<br>number and the station<br>number specified by the<br>sequence program<br>coincidence?     | <ul> <li>With the A2CCPU, coincidence the AD61C station number<br/>and program setting.</li> <li>With the MINI-S3 master module, coincidence the program<br/>setting to the MINI-S3 master module buffer memory<br/>corresponding to the AD61C station number.</li> </ul>                                            |
| Is the phase specified to<br>the AD61C buffer mem-<br>ory by the sequence<br>program written with a<br>correct value? | <ul> <li>Set the 1-phase specification of phase ∮A to the mode<br/>register or correct.</li> </ul>                                                                                                                                                                                                                   |
| Are the ACPU/A2CCPU or<br>MINI-S3 master module<br>indicating an error?                                               | <ul> <li>If it is the ACPU/A2CCPU, refer to the troubleshooting section of the manual of the PC CPU being used to recover correct operations.</li> <li>If it is the MINI-S3 master module, return to normal operating state according to the troubleshooting section of the MINI-S3 master module manual.</li> </ul> |

(1) If counter operations cannot be executed even when the above check items are correct, AD61C hardware is faulty. Consult Mitsubishi representative.

### 8.6 Count Value Is Incorrect

| Check Item                                                                                                                                                                         | Corrective Action                                                                                                                                                                                      |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Is the counter input spe-<br>cification correct?                                                                                                                                   | <ul> <li>Coincidence the counter input to the specification condi-<br/>tions in Section 2.2.</li> </ul>                                                                                                |
| Are the sequence prog-<br>ram data handled in 24-<br>bit binary?                                                                                                                   | <ul> <li>Correct the sequence program so that its data can be<br/>handled in 24-bit binary.</li> </ul>                                                                                                 |
| Is the phase setting for<br>the sequence program<br>input pulses correct?                                                                                                          | <ul> <li>For 1-phase inputs, set 8 to the mode register and for<br/>2-phase inputs, set 18. (The default value is 18 for 2-phase<br/>inputs)</li> </ul>                                                |
| Is twisted shield wire<br>used for counter input<br>wiring?                                                                                                                        | • Use twisted shield wire for counter input wiring.                                                                                                                                                    |
| Are spurious counter<br>values related to the op-<br>eration of other equip-<br>ment?                                                                                              | <ul> <li>Separate wiring of related equipment.</li> </ul>                                                                                                                                              |
| Does noise come in<br>through the ground of<br>the AD61C?                                                                                                                          | <ul> <li>Disconnect the AD61C from the ground.</li> <li>If the case of the AD61C contacts the ground, separate it from the ground.</li> </ul>                                                          |
| Have adequate mea-<br>sures been taken against<br>noise in the panel?                                                                                                              | • Provide CR surge suppression to magnetic switches, etc.                                                                                                                                              |
| Is sufficient distance pro-<br>vided between heavy<br>current equipment and<br>counter input line?                                                                                 | <ul> <li>Independently wire counter input line. Separate wire in<br/>panel 150 mm (5.91 in.) or more from power line.</li> </ul>                                                                       |
| Are counter values the<br>same by providing the<br>same count inputs to<br>CH1 and CH2?                                                                                            | <ul> <li>If not, AD61C hardware is faulty. Consult Mitsubishi<br/>representative.</li> </ul>                                                                                                           |
| If the counter values are<br>the same by providing<br>the same count inputs to<br>CH1 and CH2, do the<br>pulse input waveform,<br>rise, and fall conform to<br>the specifications? | <ul> <li>Monitor and confirm the input waveform using a synchro-<br/>scope. If the rise and fall are outside the specified value,<br/>resulting in a faulty waveform, correct the waveform.</li> </ul> |

MELSEC-

(1) If counter operations cannot be executed correctly even when the above check items are correct, AD61C hardware is faulty. Consult Mitsubishi representative.

### **APPENDICES**





MELSEC-







APP

### WARRANTY

Please confirm the following product warranty details before using this product.

### 1. Gratis Warranty Term and Gratis Warranty Range

If any faults or defects (hereinafter "Failure") found to be the responsibility of Mitsubishi occurs during use of the product within the gratis warranty term, the product shall be repaired at no cost via the sales representative or Mitsubishi Service Company.

However, if repairs are required onsite at domestic or overseas location, expenses to send an engineer will be solely at the customer's discretion. Mitsubishi shall not be held responsible for any re-commissioning, maintenance, or testing onsite that involves replacement of the failed module.

### [Gratis Warranty Term]

The gratis warranty term of the product shall be for one year after the date of purchase or delivery to a designated place.

Note that after manufacture and shipment from Mitsubishi, the maximum distribution period shall be six (6) months, and the longest gratis warranty term after manufacturing shall be eighteen (18) months. The gratis warranty term of repair parts shall not exceed the gratis warranty term before repairs.

### [Gratis Warranty Range]

- (1) The range shall be limited to normal use within the usage state, usage methods and usage environment, etc., which follow the conditions and precautions, etc., given in the instruction manual, user's manual and caution labels on the product.
- (2) Even within the gratis warranty term, repairs shall be charged for in the following cases.
  - 1. Failure occurring from inappropriate storage or handling, carelessness or negligence by the user. Failure caused by the user's hardware or software design.
  - 2. Failure caused by unapproved modifications, etc., to the product by the user.
  - 3. When the Mitsubishi product is assembled into a user's device, Failure that could have been avoided if functions or structures, judged as necessary in the legal safety measures the user's device is subject to or as necessary by industry standards, had been provided.
  - 4. Failure that could have been avoided if consumable parts (battery, backlight, fuse, etc.) designated in the instruction manual had been correctly serviced or replaced.
  - 5. Failure caused by external irresistible forces such as fires or abnormal voltages, and Failure caused by force majeure such as earthquakes, lightning, wind and water damage.
  - 6. Failure caused by reasons unpredictable by scientific technology standards at time of shipment from Mitsubishi.
  - 7. Any other failure found not to be the responsibility of Mitsubishi or that admitted not to be so by the user.

### 2. Onerous repair term after discontinuation of production

- (1) Mitsubishi shall accept onerous product repairs for seven (7) years after production of the product is discontinued. Discontinuation of production shall be notified with Mitsubishi Technical Bulletins, etc.
- (2) Product supply (including repair parts) is not available after production is discontinued.

### 3. Overseas service

Overseas, repairs shall be accepted by Mitsubishi's local overseas FA Center. Note that the repair conditions at each FA Center may differ.

### 4. Exclusion of loss in opportunity and secondary loss from warranty liability

Regardless of the gratis warranty term, Mitsubishi shall not be liable for compensation of damages caused by any cause found not to be the responsibility of Mitsubishi, loss in opportunity, lost profits incurred to the user by Failures of Mitsubishi products, special damages and secondary damages whether foreseeable or not, compensation for accidents, and compensation for damages to products other than Mitsubishi products, replacement by the user, maintenance of on-site equipment, start-up test run and other tasks.

### 5. Changes in product specifications

The specifications given in the catalogs, manuals or technical documents are subject to change without prior notice.

### 6. Product application

- (1) In using the Mitsubishi MELSEC programmable logic controller, the usage conditions shall be that the application will not lead to a major accident even if any problem or fault should occur in the programmable logic controller device, and that backup and fail-safe functions are systematically provided outside of the device for any problem or fault.
- (2) The Mitsubishi programmable logic controller has been designed and manufactured for applications in general industries, etc. Thus, applications in which the public could be affected such as in nuclear power plants and other power plants operated by respective power companies, and applications in which a special quality assurance system is required, such as for Railway companies or Public service purposes shall be excluded from the programmable logic controller applications.

In addition, applications in which human life or property that could be greatly affected, such as in aircraft, medical applications, incineration and fuel devices, manned transportation, equipment for recreation and amusement, and safety devices, shall also be excluded from the programmable logic controller range of applications.

However, in certain cases, some applications may be possible, providing the user consults their local Mitsubishi representative outlining the special requirements of the project, and providing that all parties concerned agree to the special circumstances, solely at the users discretion.

# High Speed Counting Module Type AD61C

User's Manual

MODEL AD61C-USERS-E

13J779

MODEL

CODE

IB(NA)-66246-B(0411)MEE

## MITSUBISHI ELECTRIC CORPORATION

HEAD OFFICE : 1-8-12, OFFICE TOWER Z 14F HARUMI CHUO-KU 104-6212, JAPAN NAGOYA WORKS : 1-14 . YADA-MINAMI 5-CHOME . HIGASHI-KU, NAGOYA . JAPAN

When exported from Japan, this manual does not require application to the Ministry of Economy, Trade and Industry for service transaction permission.